Documente Academic
Documente Profesional
Documente Cultură
n n n n n n
Intel SmartVoltage Technology 5 V or 12 V Program/Erase 2.7 V, 3.3 V or 5 V Read Operation Very High-Performance Read 5 V: 60 ns Access Time 3 V: 110 ns Access Time 2.7 V: 120 ns Access Time Low Power Consumption Max 60 mA Read Current at 5 V Max 30 mA Read Current at 2.7 V3.6 V x8/x16-Selectable Input/Output Bus 28F400 for High Performance 16- or 32-bit CPUs x8-Only Input/Output Architecture 28F004B for Space-Constrained 8-bit Applications Optimized Array Blocking Architecture One 16-KB Protected Boot Block Two 8-KB Parameter Blocks 96-KB and 128-KB Main Blocks Top or Bottom Boot Locations Extended Temperature Operation 40 C to +85 C
n n
Extended Block Erase Cycling 100,000 Cycles at Commercial Temp 10,000 Cycles at Extended Temp Automated Word/Byte Program and Block Erase Command User Interface Status Registers Erase Suspend Capability SRAM-Compatible Write Interface Automatic Power Savings Feature Reset/Deep Power-Down Input 0.2 A ICCTypical Provides Reset for Boot Operations Hardware Data Protection Feature Absolute Hardware-Protection for Boot Block Write Lockout during Power Transitions Industry-Standard Surface Mount Packaging 40-, 48-, 56-Lead TSOP 44-Lead PSOP Footprint Upgradeable from 2-Mbit and to 8-Mbit Boot Block Flash Memories ETOX IV Flash Technology
n n n n
n n n
December 1997
Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intels Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. The 28F400BV-T/B, 28F400CV-T/B, 28F004BV-T/B, 28F400CE-T/B, 28F004BE-T/B may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from: Intel Corporation P.O. Box 5937 Denver, CO 80217-9808 or call 1-800-548-4725 or visit Intels Website at http:\\www.intel.com
COPYRIGHT INTEL CORPORATION, 1997 *Third-party brands and names are the property of their respective owners. CG-041493
E
PAGE 1.0 PRODUCT FAMILY OVERVIEW.....................5 1.1 New Features in the SmartVoltage Products 5 1.2 Main Features ..............................................5 1.3 Applications..................................................7 1.4 Pinouts.........................................................7 1.5 Pin Descriptions .........................................11 2.0 PRODUCT DESCRIPTION............................13 2.1 Memory Blocking Organization...................13 2.1.1 One 16-KB Boot Block.........................13 2.1.2 Two 8-KB Parameter Blocks................13 2.1.3 One 96-KB + Three 128-KB Main Blocks ................................................13 3.0 PRODUCT FAMILY PRINCIPLES OF OPERATION ................................................15 3.1 Bus Operations ..........................................15 3.2 Read Operations ........................................15 3.2.1 Read Array ..........................................15 3.2.2 Intelligent Identifiers ............................17 3.3 Write Operations ........................................17 3.3.1 Command User Interface (CUI) ...........17 3.3.2 Status Register....................................20 3.3.3 Program Mode.....................................21 3.3.4 Erase Mode .........................................21 3.4 Boot Block Locking ....................................22 3.4.1 VPP = VIL for Complete Protection.......22 3.4.2 WP# = VIL for Boot Block Locking .......22 3.4.3 RP# = VHH or WP# = VIH for Boot Block Unlocking .........................22 3.4.4 Upgrade Note for 8-Mbit 44-PSOP Package .............................................22 3.5 Power Consumption...................................26 3.5.1 Active Power .......................................26 3.5.2 Automatic Power Savings (APS) .........26 3.5.3 Standby Power ....................................26 3.5.4 Deep Power-Down Mode.....................26
CONTENTS
PAGE 3.6 Power-Up/Down Operation.........................26 3.6.1 RP# Connected to System Reset ........26 3.6.2 VCC, VPP and RP# Transitions .............27 3.7 Power Supply Decoupling ..........................27 3.7.1 VPP Trace on Printed Circuit Boards ....27 4.0 ELECTRICAL SPECIFICATIONS..................28 4.1 Absolute Maximum Ratings ........................28 4.2 Commercial Operating Conditions ..............28 4.2.1 Applying VCC Voltages.........................28 4.3 Capacitance ...............................................29 4.4 DC CharacteristicsCommercial ...............30 4.5 AC CharacteristicsRead Only OperationsCommercial ..........................34 4.6 AC CharacteristicsWE# Controlled Write OperationsCommercial ..........................37 4.7 AC CharacteristicsCE# Controlled Write OperationsCommercial ..........................40 4.8 Erase and Program TimingsCommercial.43 4.9 Extended Operating Conditions..................43 4.9.1 Applying VCC Voltages.........................44 4.10 Capacitance .............................................44 4.11 DC CharacteristicsExtended Temperature Operations............................45 4.12 AC CharacteristicsRead Only OperationsExtended Temperature .........51 4.13 AC CharacteristicsWE# Controlled Write OperationsExtended Temperature .........52 4.14 AC CharacteristicsCE# Controlled Write OperationsExtended Temperature .........54 4.15 Erase and Program TimingsExtended Temperature..............................................55 5.0 ORDERING INFORMATION..........................56 6.0 ADDITIONAL INFORMATION .......................57 Related Intel Information ..................................57
E
Description
REVISION HISTORY
Number -001 -002 Initial release of datasheet. Status changed from Product Preview to Preliminary 28F400CV/CE/BE references and information added throughout. 2.7 V CE/BE specs added throughout. The following sections have been changed or rewritten: 1.1, 3.0, 3.2.1, 3.2.2, 3.3.1, 3.3.1.1, 3.3.2, 3.3.2.1, 3.3.3, 3.3.4, 3.6.2. Note 2 added to Figure 3 to clarify 28F008B pinout vs. 28F008SA. Sentence about program and erase WSM timeout deleted from Section 3.3.3, 3.3.4. Erroneous arrows leading out of error states deleted from flowcharts in Figs. 9, 10. Sections 5.1, 6.1 changed to Applying VCC Voltages. These sections completely changed to clarify VCC ramp requirements. IPPD 3.3 V Commercial spec changed from 10 to 5 A. Capacitance tables added after commercial and extended DC Characteristics tables. Test and slew rate notes added to Figs. 12, 13, 19, 20, 21. Test configuration drawings (Fig. 14, 22) consolidated into one, with component values in table. (Component values also rounded off). tELFL, tELFH, tAVFL changed from 7 to 5 ns for 3.3 V BV-60 commercial and 3.3 V TBV-80 extended, 10 to 5 ns for 3.3 V BV-80 and BV-120 commercial. tWHAX and tEHAX changed from 10 to 0 ns. tPHWL changed from 1000 ns to 800 ns for 3.3 V BV-80, BV-120 commercial. tPHEL changed from 1000 ns to 800 ns for 3.3 V BV-60, BV-80, and BV-120 commercial. 28F400BE row removed from Table 1 Applying VCC voltages (Sections 5.1 and 6.1) rewritten for clarity. Minor cosmetic changes/edits. Corrections: Spec typographical error tQWL corrected to read tQVVL. Intel386 EX Microprocessor block diagram updated because latest Intel386 CPU specs require less glue logic. Spec tELFL and tELFH changed from 5 ns (max) to 0 ns (min). New specs tPLPH and tPLQX added from Specification Update document (297595). Specs tEHQZ and tGHQZ improved on most voltage/speed combinations. Correction: Appendix A, Ordering information fixed order numbers from TE27F400BVT80 to TE28F400BVT80 and TE27F400BVB80 to TE28F400BVB80. Updated disclaimer. Added New Design Recommendations section to cover page. Updated Erase Suspend/Resume Flowchart.
-003
-004
-005
-006
E
1.0
This datasheet contains the specifications for the two branches of products in the SmartVoltage 4-Mbit boot block flash memory family: the -BE/CE suffix products feature a low VCC operating range of 2.7 V3.6 V; the -BV/CV suffix products offer 3.0 V3.6 V operation. Both BE/CE and BV/CV products also operate at 5 V for high-speed access times. Throughout this datasheet, the 28F400 refers to all x8/x16 4-Mbit products, while 28F004B refers to all x8 4-Mbit boot block products. Also, the term 2.7 V generally refers to the full voltage range 2.7 V3.6 V. Section 1.0 provides an overview of the flash memory family including applications, pinouts and pin descriptions. Sections 2.0 and 3.0 describe the memory organization and operation for these products. Section 4.0 contains the familys operating specifications. Finally, Sections 5.0 and 6.0 provide ordering and document reference information.
If you are using BX/BL 12 V VPP boot block products today, you should account for the differences listed above and also allow for connecting 5 V to VPP and disconnecting 12 V from VPP line, if 5 V writes are desired.
1.2
Main Features
1.1
The SmartVoltage boot block flash memory family offers identical operation with the BX/BL 12 V program products, except for the differences listed below. All other functions are equivalent to current products, including signatures, Write commands, and pinouts. WP# pin has replaced a DU (Dont Use) pin. Connect the WP# pin to control signal or to VCC or GND (in this case, a logic-level signal can be placed on DU pin). See Tables 2 and 9 to see how the WP# pin works.
Intels SmartVoltage technology is the most flexible voltage solution in the flash industry, providing two discrete voltage supply pins: VCC for read operation, and VPP for program and erase operation. Discrete supply pins allow system designers to use the optimal voltage levels for their design. The 28F400BV/CV, 28F004BV, 28F400CE and 28F004BE provide program/erase capability at 5 V or 12 V. The 28F400BV/CV and 28F004BV allow reads with VCC at 3.3 0.3 V or 5 V, while the 28F400CE and 28F004BE allow reads with VCC at 2.7 V3.6 V or 5 V. Since many designs read from the flash memory a large percentage of the time, read operation using the 2.7 V or 3.3 V ranges can provide great power savings. If read performance is an issue, however, 5 V VCC provides faster read access times.
Table 1. SmartVoltage Provides Total Voltage Flexibility Product Name 28F004BV-T/B 28F400BV-T/B 28F400CV-T/B 28F004BE-T/B 28F400CE-T/B Bus Width x8 x8 or x16 x8 or x16 x8 x8 or x16 2.7 V3.6 V VCC 3.3 0.3 V 5 V 5% 5 V 10% 5 V 10% VPP 12 V 5%
Each byte or word in the flash memory can be programmed independently of other memory locations, unlike erases, which erase all locations within a block simultaneously. The 4-Mbit SmartVoltage boot block flash memory family is also designed with an Automatic Power Savings (APS) feature which minimizes system battery current drain, allowing for very low power designs. To provide even greater power savings, the boot block family includes a deep power-down mode which minimizes power consumption by turning most of the flash memorys circuitry off. This mode is controlled by the RP# pin and its usage is discussed in Section 3.5, along with other power consumption issues. Additionally, the RP# pin provides protection against unwanted command writes due to invalid system bus conditions that may occur during system reset and power-up/down sequences. For example, when the flash memory powers-up, it automatically defaults to the read array mode, but during a warm system reset, where power continues uninterrupted to the system components, the flash memory could remain in a non-read mode, such as erase. Consequently, the system Reset signal should be tied to RP# to reset the memory to normal read mode upon activation of the Reset signal. See Section 3.6. The 28F400 provides both byte-wide or word-wide input/output, which is controlled by the BYTE# pin. Please see Table 2 and Figure 16 for a detailed description of BYTE# operations, especially the usage of the DQ15/A1 pin. The 28F400 products are available in a ROM/EPROM-compatible pinout and housed in the 44-lead PSOP (Plastic Small Outline) package, the 48-lead TSOP (Thin Small Outline, 1.2 mm thick) package and the 56-lead TSOP as shown in Figures 4, 5 and 6, respectively. The 28F004 products are available in the 40-lead TSOP package as shown in Figure 3. Refer to the DC Characteristics, Section 4.4 (commercial temperature) and Section 4.11 (extended temperature), for complete current and voltage specifications. Refer to the AC Characteristics, Section 4.5 (commercial temperature) and Section 4.12 (extended temperature), for read, write and erase performance specifications.
E
1.3
Applications
The 4-Mbit boot block flash memory family combines high-density, low-power, highperformance, cost-effective flash memories with blocking and hardware protection capabilities. Their flexibility and versatility reduce costs throughout the product life cycle. Flash memory is ideal for Just-InTime production flow, reducing system inventory and costs, and eliminating component handling during the production phase. When your product is in the end-users hands, and updates or feature enhancements become necessary, flash memory reduces the update costs by allowing user-performed code changes instead of costly product returns or technician calls. The 4-Mbit boot block flash memory family provides full-function, blocked flash memories suitable for a wide range of applications. These applications include extended PC BIOS and ROM-able applications storage, digital cellular phone program and data storage, telecommunication boot/firmware, printer firmware/font storage and various other embedded applications where program and data storage are required. Reprogrammable systems, such as personal computers, are ideal applications for the 4-Mbit flash memory products. Increasing software sophistication greatens the probability that a code update will be required after the PC is shipped. For example, the emerging of plug and play standard in desktop and portable PCs enables autoconfiguration of ISA and PCI add-in cards. However, since the plug and play specification continues to evolve, a flash BIOS provides a costeffective capability to update existing PCs. In addition, the parameter blocks are ideal for storing the required auto-configuration parameters, allowing you to integrate the BIOS PROM and parameter storage EEPROM into a single component, reducing parts costs while increasing functionality.
1.4
Pinouts
Intels SmartVoltage Boot Block architecture provides upgrade paths in every package pinout to the 8-Mbit density. The 28F004B 40-lead TSOP pinout for space-constrained designs is shown in Figure 3. The 28F400 44-lead PSOP pinout follows the industry-standard ROM/EPROM pinout, as shown in Figure 4. For designs that require x16 operation but have space concerns, refer to the 48-lead pinout in Figure 5. Furthermore, the 28F400 56-lead TSOP pinout shown in Figure 6 provides density upgrades to future higher density boot block memories. Pinouts for the corresponding 2-Mbit and 8-Mbit components are also provided for convenient reference. 4-Mbit pinouts are given on the chip illustration in the center, with 2-Mbit and 8-Mbit pinouts going outward from the center.
E
A[0:17]
A[18:1]
CS#
CE# OE#
WE#
RD#
WR#
28F400BV-60
D[0:15]
RESET
DQ[0:15]
RP#
RESET
0530_01
NOTE: A data bus buffer may be needed for processor speeds above 25 MHz.
A[16:18]
ADDRESS LATCHES LE
A 0 -A 18
28F004-T
CE#
WP#
0530_02
E
28F008B 28F002B
28F002B 28F008B
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21
Figure 3. The 40-Lead TSOP Offers the Smallest Form Factor for Space-Constrained Applications
28F800 28F200
VPP A18 A17 A7 A6 A5 A4 A3 A2 A1 A0 CE# GND OE# DQ0 DQ8 DQ1 DQ9 DQ2 DQ10 DQ3 DQ11 VPP WP# NC A7 A6 A5 A4 A3 A2 A1 A0 CE# GND OE# DQ0 DQ8 DQ1 DQ9 DQ2 DQ10 DQ3 DQ11 VPP WP# A17 A7 A6 A5 A4 A3 A2 A1 A0 CE# GND OE# DQ0 DQ8 DQ1 DQ9 DQ2 DQ10 DQ3 DQ11 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 RP# WE# A8 A9 A 10 A 11 A 12 A 13 A 14 A 15 A 16 BYTE# GND DQ 15 /A -1 DQ 7 DQ 14 DQ 6 DQ 13 DQ 5 DQ 12 DQ 4 V CC
28F200
RP# WE# A8 A9 A 10 A 11 A 12 A 13 A 14 A 15 A 16 BYTE# GND DQ 15 /A -1 DQ 7 DQ 14 DQ 6 DQ 13 DQ 5 DQ 12 DQ 4 V CC
28F800
RP# WE# A8 A9 A 10 A 11 A 12 A 13 A 14 A 15 A 16 BYTE# GND DQ 15 /A -1 DQ 7 DQ 14 DQ 6 DQ 13 DQ 5 DQ 12 DQ 4 V CC
0530_04
TOP VIEW
NOTE: Pin 2 is WP# on 2- and 4-Mbit devices but A18 on the 8-Mbit because no other pins were available for the high order address. Thus, the 8-Mbit in the 44-lead PSOP cannot unlock the boot block without RP# = VHH (12 V). To allow upgrades to the 8 Mbit from 2/2 Mbit in this package, design pin 2 to control WP# at the 2/4 Mbit level and A 18 at the 8-Mbit density. See Section 3.4 for details.
Figure 4. The 44-Lead PSOP Offers a Convenient Upgrade from JEDEC ROM Standards
28F800
A 15 A 14 A 13 A12 A11 A 10 A9 A8 NC NC W E# RP# V PP W P# NC A 18 A 17 A7 A6 A5 A4 A3 A2 A1
28F200
A 15 A 14 A 13 A12 A11 A 10 A9 A8 NC NC WE# RP# V PP WP# NC NC NC A7 A6 A5 A4 A3 A2 A1 A 15 A 14 A 13 A12 A11 A 10 A9 A8 NC NC WE# RP# V PP WP# NC NC A 17 A7 A6 A5 A4 A3 A2 A1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 A 16 BYTE# GND DQ15 /A -1 DQ 7 DQ 14 DQ 6 DQ 13 DQ 5 DQ 12 DQ 4 V CC DQ 11 DQ 3 DQ 10 DQ 2 DQ 9 DQ 1 DQ 8 DQ 0 OE# GND CE# A0
28F200
E
28F800
A 16 BYTE# GND DQ15 /A -1 DQ 7 DQ 14 DQ 6 DQ 13 DQ 5 DQ 12 DQ 4 V CC DQ 11 DQ 3 DQ 10 DQ 2 DQ 9 DQ 1 DQ 8 DQ 0 OE# GND CE# A0
0530_05
Figure 5. The 48-Lead TSOP Offers the Smallest Form Factor for x16 Operation
28F200
NC NC A 15 A 14 A 13 A 12 A 11 A 10 A9 A8 NC NC WE# RP# NC NC VPP WP# NC NC A7 A6 A5 A4 A3 A2 NC NC A 15 A 14 A 13 A 12 A 11 A 10 A9 A8 NC NC WE# RP# NC NC VPP WP# NC A 17 A7 A6 A5 A4 A3 A2 A1 NC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 NC A 16 BYTE# GND DQ 15 /A -1 DQ 7 DQ 14 DQ 6 DQ 13 DQ 5 DQ 12 DQ 4 VCC VCC DQ 11 DQ 3 DQ 10 DQ 2 DQ 9 DQ 1 DQ 8 DQ 0 OE# GND CE# A0 NC NC
28F200
NC A 16 BYTE#
GND DQ 15 /A -1 DQ 7 DQ 14 DQ 6 DQ 13 DQ 5 DQ 12 DQ 4 VCC VCC DQ 11 DQ 3 DQ 10 DQ 2 DQ 9 DQ 1 DQ 8 DQ 0 OE# GND CE# A0 NC NC
0530_06
A1 NC
10
E
1.5
Symbol A0A18 A9 DQ0DQ7 DQ8DQ15
Pin Descriptions
Table 2. 28F400/004 Pin Descriptions Type INPUT Name and Function ADDRESS INPUTS for memory addresses. Addresses are internally latched during a write cycle. The 28F400 only has A0 A17 pins, while the 28F004B has A0 A18. ADDRESS INPUT: When A9 is at V HH the signature mode is accessed. During this mode, A0 decodes between the manufacturer and device IDs. When BYTE# is at a logic low, only the lower byte of the signatures are read. DQ 15/A1 is a dont care in the signature mode when BYTE# is low.
INPUT
INPUT/ DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle OUTPUT during a Program command. Inputs commands to the CUI when CE# and WE# are active. Data is internally latched during the write cycle. Outputs array, intelligent identifier and status register data. The data pins float to tri-state when the chip is de-selected or the outputs are disabled. INPUT/ DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle OUTPUT during a Program command. Data is internally latched during the write cycle. Outputs array data. The data pins float to tri-state when the chip is de-selected or the outputs are disabled as in the byte-wide mode (BYTE# = 0). In the byte-wide mode DQ15/A1 becomes the lowest order address for data output on DQ0DQ7. The 28F004B does not include these DQ8DQ15 pins. INPUT CHIP ENABLE: Activates the devices control logic, input buffers, decoders and sense amplifiers. CE# is active low. CE# high de-selects the memory device and reduces power consumption to standby levels. If CE# and RP# are high, but not at a CMOS high level, the standby current will increase due to current flow through the CE# and RP# input stages. OUTPUT ENABLE: Enables the devices outputs through the data buffers during a read cycle. OE# is active low. WRITE ENABLE: Controls writes to the command register and array blocks. WE# is active low. Addresses and data are latched on the rising edge of the WE# pulse. RESET/DEEP POWER-DOWN: Uses three voltage levels (V IL, VIH, and VHH) to control two different functions: reset/deep power-down mode and boot block unlocking. It is backwards-compatible with the BX/BL/BV products. When RP# is at logic low, the device is in reset/deep power-down mode , which puts the outputs at High-Z, resets the Write State Machine, and draws minimum current. When RP# is at logic high, the device is in standard operation . When RP# transitions from logic-low to logic-high, the device defaults to the read array mode. When RP# is at VHH, the boot block is unlocked and can be programmed or erased. This overrides any control from the WP# input.
CE#
OE# WE#
INPUT INPUT
RP#
INPUT
11
WRITE PROTECT: Provides a method for unlocking the boot block in a system without a 12 V supply. When WP# is at logic low, the boot block is locked , preventing program and erase operations to the boot block. If a program or erase operation is attempted on the boot block when WP# is low, the corresponding status bit (bit 4 for program, bit 5 for erase) will be set in the status register to indicate the operation failed. When WP# is at logic high, the boot block is unlocked and can be programmed or erased. NOTE: This feature is overridden and the boot block unlocked when RP# is at VHH. See Section 3.4 for details on write protection.
BYTE#
INPUT
BYTE# ENABLE: Not available on 28F004B. Controls whether the device operates in the byte-wide mode (x8) or the word-wide mode (x16). BYTE# pin must be controlled at CMOS levels to meet the CMOS current specification in the standby mode. When BYTE# is at logic low, the byte-wide mode is enabled , where data is read and programmed on DQ0DQ7 and DQ15/A1 becomes the lowest order address that decodes between the upper and lower byte. DQ8DQ14 are tri-stated during the byte-wide mode. When BYTE# is at logic high, the word-wide mode is enabled , where data is read and programmed on DQ0DQ15.
VCC VPP
DEVICE POWER SUPPLY: 5.0 V 10%, 3.3 0.3 V, 2.7 V3.6 V (BE/CE only) PROGRAM/ERASE POWER SUPPLY: For erasing memory array blocks or programming data in each block, a voltage either of 5 V 10% or 12 V 5% must be applied to this pin. When VPP < VPPLK all blocks are locked and protected against Program and Erase commands. GROUND: For all internal circuitry. NO CONNECT: Pin may be driven or left floating.
GND NC
12
E
2.0 2.1
2.1.1
This product family features an asymmetricallyblocked architecture providing system memory integration. Each erase block can be erased independently of the others up to 100,000 times for commercial temperature or up to 10,000 times for extended temperature. The block sizes have been chosen to optimize their functionality for common applications of nonvolatile storage. The combination of block sizes in the boot block architecture allow the integration of several memories into a single chip. For the address locations of the blocks, see the memory maps in Figures 4 and 5. ONE 16-KB BOOT BLOCK
The boot block architecture includes parameter blocks to facilitate storage of frequently updated small parameters that would normally require an EEPROM. By using software techniques, the byterewrite functionality of EEPROMs can be emulated. These techniques are detailed in Intels application note, AP-604 Using Intels Boot Block Flash Memory Parameter Blocks to Replace EEPROM. Each boot block component contains two parameter blocks of 8 Kbytes (8,192 bytes) each. The parameter blocks are not write-protectable. 2.1.3 ONE 96-KB + THREE 128-KB MAIN BLOCKS
The boot block is intended to replace a dedicated boot PROM in a microprocessor or microcontrollerbased system. The 16-Kbyte (16,384 bytes) boot block is located at either the top (denoted by -T suffix) or the bottom (-B suffix) of the address map to accommodate different microprocessor protocols for boot code location. This boot block features hardware controllable write-protection to protect the crucial microprocessor boot code from accidental modification. The protection of the boot block is controlled using a combination of the VPP, RP#, and WP# pins, as is detailed in Section 3.4.
After the allocation of address space to the boot and parameter blocks, the remainder is divided into main blocks for data or code storage. Each 4-Mbit device contains one 96-Kbyte (98,304 byte) block and three 128-Kbyte (131,072 byte) blocks. See the memory maps for each device for more information.
13
E
28F400-B
3FFFFH 128-Kbyte MAIN BLOCK 30000H 2FFFFH 20000H 1FFFFH 10000H 0FFFFH 04000H 03FFFH 03000H 02FFFH 02000H 01FFFH 00000H
0530_07
28F400-T
3FFFFH 3E000H 3DFFFH 3D000H 3CFFFH 3C000H 3BFFFH 30000H 2FFFFH 128-Kbyte MAIN BLOCK 20000H 1FFFFH 128-Kbyte MAIN BLOCK 10000H 0FFFFH 128-Kbyte MAIN BLOCK 00000H 16-Kbyte BOOT BLOCK 8-Kbyte PARAMETER BLOCK 8-Kbyte PARAMETER BLOCK 96-Kbyte MAIN BLOCK
96-Kbyte MAIN BLOCK 8-Kbyte PARAMETER BLOCK 8-Kbyte PARAMETER BLOCK 16-Kbyte BOOT BLOCK
NOTE: Address = A[17:0]. In x8 operation, the least significant system address should be connected to A -1. Memory maps are shown for x16 operation.
28F004-T
7FFFFH 7FFFFH
28F004-B
40000H 3FFFFH
20000H 1FFFFH
NOTE: Address = A[18:0]. These memory maps apply to the 28F004B or the 28F400 in x8 mode.
14
E
3.0
3.2
3.2.1
Read Operations
READ ARRAY
Flash memory combines EPROM functionality with in-circuit electrical write and erase. The boot block flash family utilizes a Command User Interface (CUI) and automated algorithms to simplify write and erase operations. The CUI allows for 100% TTL-level control inputs, fixed power supplies during erasure and programming, and maximum EPROM compatibility. When VPP < VPPLK, the device will only successfully execute the following commands: Read Array, Read Status Register, Clear Status Register and intelligent identifier mode. The device provides standard EPROM read, standby and output disable operations. Manufacturer identification and device identification data can be accessed through the CUI or through the standard EPROM A9 high voltage access (VID) for PROM programming equipment. The same EPROM read, standby and output disable functions are available when 5 V or 12 V is applied to the VPP pin. In addition, 5 V or 12 V on VPP allows write and erase of the device. All functions associated with altering memory contents: Program and Erase, Intelligent Identifier Read, and Read Status are accessed via the CUI. The internal Write State Machine (WSM) completely automates program and erase, beginning operation signaled by the CUI and reporting status through the status register. The CUI handles the WE# interface to the data and address latches, as well as system status requests during WSM operation.
When RP# transitions from VIL (reset) to VIH, the device will be in the read array mode and will respond to the read control inputs (CE#, address inputs, and OE#) without any commands being written to the CUI. When the device is in the read array mode, five control signals must be controlled to obtain data at the outputs. RP# must be logic high (VIH) WE# must be logic high (VIH) BYTE# must be logic high or logic low CE# must be logic low (VIL) OE must be logic low (V IL)
In addition, the address of the desired location must be applied to the address pins. Refer to Figures 15 and 16 for the exact sequence and timing of these signals. If the device is not in read array mode, as would be the case after a program or erase operation, the Read Mode command (FFH) must be written to the CUI before reads can take place. During system design, consideration should be taken to ensure address and control inputs meet required input slew rates of <10 ns as defined in Figures 12 and 13.
3.1
Bus Operations
Flash memory reads, erases and writes in-system via the local CPU. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. These bus operations are summarized in Tables 3 and 4.
15
E
DQ015 DOUT High Z High Z High Z 0089 H See Table 5 DIN
Table 4. Bus Operations for Byte-Wide Mode (BYTE# = VIL) Mode Read Output Disable Standby Deep PowerDown Intelligent Identifier (Mfr) Intelligent Identifier (Device) Write 9 4 4,5 Notes 1,2,3 RP# VIH VIH VIH VIL VIH VIH CE# VIL VIL VIH X VIL VIL OE# VIL VIH X X VIL VIL WE# VIH VIH X X VIH VIH A9 X X X X VID VID A0 X X X X VIL VIH A1 X X X X X X VPP X X X X X X DQ07 DOUT High Z High Z High Z 89H See Table 5 DIN DQ814 High Z High Z High Z High Z High Z High Z
6,7,8
VIH
VIL
VIH
VIL
High Z
NOTES: 1. Refer to DC Characteristics. 2. X can be VIL, VIH for control pins and addresses, VPPLK or VPPH for VPP. 3. See DC Characteristics for VPPLK, VPPH1, VPPH2, VHH, VID voltages. 4. Manufacturer and device codes may also be accessed via a CUI write sequence, A1A17 = X, A1A18 = X. 5. See Table 5 for device IDs. 6. Refer to Table 7 for valid DIN during a write operation. 7. Command writes for block erase or word/byte program are only executed when V PP = VPPH1 or VPPH2. 8. To write or erase the boot block, hold RP# at VHH or WP# at VIH. See Section 3.4. 9. RP# must be at GND 0.2 V to meet the maximum deep power-down current specified.
16
E
3.2.2 INTELLIGENT IDENTIFIERS To read the manufacturer and device codes, the device must be in intelligent identifier read mode, which can be reached using two methods: by writing the Intelligent Identifier command (90H) or by taking the A9 pin to VID. Once in intelligent identifier read mode, A0 = 0 outputs the manufacturers identification code and A0 = 1 outputs the device code. In byte-wide mode, only the lower byte of the above signatures is read (DQ15/A1 is a dont care in this mode). See Table 5 for product signatures. To return to read array mode, write a Read Array command (FFH). Table 5. Intelligent Identifier Table Product Mfr. ID Device ID -T -B (Top Boot) (Bottom Boot) 28F400 28F004 0089 H 89 H 4470 H 78 H 4471 H 79 H
3.3
3.3.1
Write Operations
COMMAND USER INTERFACE (CUI)
The Command User Interface (CUI) is the interface between the microprocessor and the internal chip controller. Commands are written to the CUI using standard microprocessor write timings. The available commands are Read Array, Read Intelligent Identifier, Read Status Register, Clear Status Register, Erase and Program (summarized in Tables 6 and 7). The three read modes are read array, intelligent identifier read, and status register read. For Program or Erase commands, the CUI informs the Write State Machine (WSM) that a write or erase has been requested. During the execution of a Program command, the WSM will control the programming sequences and the CUI will only respond to status reads. During an erase cycle, the CUI will respond to status reads and erase suspend. After the WSM has completed its task, it will set the WSM status bit to a 1 (ready), which indicates that the CUI can respond to its full command set. Note that after the WSM has returned control to the CUI, the CUI will stay in the current command state until it receives another command. 3.3.1.1 Command Function Description
Device operations are selected by writing specific commands into the CUI. Tables 6 and 7 define the available commands.
17
E
Decryption
Table 6. Command Codes and Descriptions Code Device Mode 00 FF 40 Invalid/ Reserved Read Array Program Set-Up
Unassigned commands that should not be used. Intel reserves the right to redefine these codes for future functions. Places the device in read array mode, so that array data will be output on the data pins. Sets the CUI into a state such that the next write will latch the address and data registers on the rising edge and begin the program algorithm. The device then defaults to the read status mode, where the device outputs status register data when OE# is enabled. To read the array, issue a Read Array command. To cancel a program operation after issuing a Program Set-Up command, write all 1s (FFH for x8, FFFFH for x16) to the CUI. This will return to read status register mode after a standard program time without modifying array contents. If a program operation has already been initiated to the WSM this command can not cancel that operation in progress.
10 20
(See 40H/Program Set-Up) Prepares the CUI for the Erase Confirm command. If the next command is not an Erase Confirm command, then the CUI will set both the program status (SR.4) and erase status (SR.5) bits of the status register to a 1, place the device into the read status register state, and wait for another command without modifying array contents. This can be used to cancel an erase operation after the Erase Set-Up command has been issued. If an operation has already been initiated to the WSM this can not cancel that operation in progress. If the previous command was an Erase Set-Up command, then the CUI will latch address and data, and begin erasing the block indicated on the address pins. During erase, the device will respond only to the Read Status Register and Erase Suspend commands and will output status register data when OE# is toggled low. status register data is updated by toggling either OE# or CE# low. Valid only while an erase operation is in progress and will be ignored in any other circumstance. Issuing this command will begin to suspend erase operation. The status register will indicate when the device reaches erase suspend mode. In this mode, the CUI will respond only to the Read Array, Read Status Register, and Erase Resume commands and the WSM will also set the WSM status bit to a 1 (ready). The WSM will continue to idle in the SUSPEND state, regardless of the state of all input control pins except RP#, which will immediately shut down the WSM and the remainder of the chip, if it is made active. During a suspend operation, the data and address latches will remain closed, but the address pads are able to drive the address into the read path. See Section 3.3.4.1. Puts the device into the read status register mode, so that reading the device outputs status register data, regardless of the address presented to the device. The device automatically enters this mode after program or erase has completed. This is one of the two commands that is executable while the WSM is operating. See Section 3.3.2.
D0
B0
70
18
E
Code Device Mode 50 Clear Status Register 90 Intelligent Identifier
Command Read Array Intelligent Identifier Read Status Register Clear Status Register Word/Byte Program Alternate Word/Byte Program Block Erase/Confirm Erase Suspend Erase Resume
ADDRESS BA = Block Address IA = Identifier Address PA = Program Address X = Dont Care
Note 8 1 2,4 3
Addr X X X X PA PA BA X X
Data FFH 90H 70H 50H 40H 10H 20H B0H D0H
Read Read
IA X
IID SRD
PA PA BA
PD PD D0H
6,7 6,7 5
DATA SRD = Status Register Data IID = Identifier Data PD = Program Data
NOTES:
1. 2. 3. 4. 5. 6. 7. 8. Bus operations are defined in Tables 3 and 4. IA = Identifier Address: A0 = 0 for manufacturer code, A0 = 1 for device code. SRD - Data read from status register. IID = Intelligent Identifier Data. Following the Intelligent Identifier command, two read operations access manufacturer and device codes. BA = Address within the block being erased. PA = Address to be programmed. PD = Data to be programmed at location PA. Either 40H or 10H commands is valid. When writing commands to the device, the upper data bus [DQ8DQ15] = X (28F400 only) which is either VIL or VIH, to minimize current draw.
19
E
R 0
Check WSM bit first to determine Word/Byte program or Block Erase completion, before checking program or erase status bits. When erase suspend is issued, WSM halts execution and sets both WSMS and ESS bits to 1. ESS bit remains set to 1 until an Erase Resume command is issued. When this bit is set to 1, WSM has applied the max number of erase pulses to the block and is still unable to verify successful block erasure. When this bit is set to 1, WSM has attempted but failed to program a byte or word. The VPP status bit does not provide continuous indication of VPP level. The WSM interrogates VPP level only after the Byte Write or Erase command sequences have been entered, and informs the system if V PP has not been switched on. The VPP status bit is not guaranteed to report accurate feedback between VPPLK and VPPH. These bits are reserved for future use and should be masked out when polling the status register.
3.3.2
STATUS REGISTER
The device status register indicates when a program or erase operation is complete, and the success or failure of that operation. To read the status register write the Read Status (70H) command to the CUI. This causes all subsequent read operations to output data from the status register until another command is written to the CUI. To return to reading from the array, issue a Read Array (FFH) command. The status register bits are output on DQ0DQ7, in both byte-wide (x8) or word-wide (x16) mode. In the word-wide mode the upper byte, DQ8DQ15, outputs 00H during a Read Status command. In the byte-wide mode, DQ8DQ14 are tri-stated and DQ15/A1 retains the low order address function. 20
Important: The contents of the status register are latched on the falling edge of OE# or CE#, whichever occurs last in the read cycle. This prevents possible bus errors which might occur if status register contents change while being read. CE# or OE# must be toggled with each subsequent status read, or the status register will not indicate completion of a program or erase operation. When the WSM is active, the SR.7 register will indicate the status of the WSM, and will also hold the bits indicating whether or not the WSM was successful in performing the desired operation.
E
3.3.2.1 3.3.3
The WSM sets status bits 3 through 7 to 1, and clears bits 6 and 7 to 0, but cannot clear status bits 3 through 5 to 0. Bits 3 through 5 can only be cleared by the controlling CPU through the use of the Clear Status Register (50H) command, because these bits indicate various error conditions. By allowing the system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several bytes or erasing multiple blocks in sequence) before reading the status register to determine if an error occurred during that series. Clear the status register before beginning another command or sequence. Note, again, that a Read Array command must be issued before data can be read from the memory or intelligent identifier. PROGRAM MODE
To erase a block, write the Erase Set-Up and Erase Confirm commands to the CUI, along with the addresses identifying the block to be erased. These addresses are latched internally when the Erase Confirm command is issued. Block erasure results in all bits within the block being set to 1. Only one block can be erased at a time. The WSM will execute a sequence of internally timed events to: 1. Program all bits within the block to 0. 2. Verify that all bits within the block are sufficiently programmed to 0. 3. Erase all bits within the block to 1. 4. Verify that all bits within the block are sufficiently erased. While the erase sequence is executing, bit 7 of the status register is a 0. When the status register indicates that erasure is complete, check the erase status bit to verify that the erase operation was successful. If the erase operation was unsuccessful, bit 5 of the status register will be set to a 1, indicating an Erase Failure. If VPP was not within acceptable limits after the Erase Confirm command is issued, the WSM will not execute an erase sequence; instead, bit 5 of the status register is set to a 1 to indicate an Erase Failure, and bit 3 is set to a 1 to identify that VPP supply voltage was not within acceptable limits. Clear the status register before attempting the next operation. Any CUI instruction can follow after erasure is completed; however, reads from the memory array, status register, or intelligent identifier cannot be accomplished until the CUI is given the Read Array command.
Programming is executed using a two-write sequence. The Program Set-Up command is written to the CUI followed by a second write which specifies the address and data to be programmed. The WSM will execute a sequence of internally timed events to: 1. Program the desired bits of the addressed memory word or byte. 2. Verify that the desired bits are sufficiently programmed. Programming of the memory results in specific bits within a byte or word being changed to a 0. If the user attempts to program 1s, there will be no change of the memory cell content and no error occurs. The status register indicates programming status: while the program sequence is executing, bit 7 of the status register is a 0. The status register can be polled by toggling either CE# or OE#. While programming, the only valid command is Read Status Register. When programming is complete, the program status bits should be checked. If the programming operation was unsuccessful, bit 4 of the status register is set to a 1 to indicate a Program Failure. If bit 3 is set to a 1, then VPP was not within acceptable limits, and the WSM did not execute the programming sequence.
21
Since an erase operation requires on the order of seconds to complete, an Erase Suspend command is provided to allow erase-sequence interruption in order to read data from another block of the memory. Once the erase sequence is started, writing the Erase Suspend command to the CUI requests that the WSM pause the erase sequence at a predetermined point in the erase algorithm. The status register will indicate if/when the erase operation has been suspended. At this point, a Read Array command can be written to the CUI in order to read data from blocks other than that which is being suspended. The only other valid command at this time is the Erase Resume command or Read Status Register command. During erase suspend mode, the chip can go into a pseudo-standby mode by taking CE# to VIH, which reduces active current draw. To resume the erase operation, enable the chip by taking CE# to VIL, then issuing the Erase Resume command, which continues the erase sequence to completion. As with the end of a standard erase operation, the status register must be read, cleared, and the next instruction issued in order to continue.
When WP# = VIL, the boot block is locked and any program or erase operation to the boot block will result in an error in the status register. All other blocks remain unlocked in this condition and can be programmed or erased normally. Note that this feature is overridden and the boot block unlocked when RP# = VHH. 3.4.3 RP# = VHH OR WP# = VIH FOR BOOT BLOCK UNLOCKING
Two methods can be used to unlock the boot block: 1. WP# = VIH 2. RP# = VHH If both or either of these two conditions are met, the boot block will be unlocked and can be programmed or erased. 3.4.4 UPGRADE NOTE FOR 8-MBIT 44-PSOP PACKAGE
3.4
The boot block family architecture features a hardware-lockable boot block so that the kernel code for the system can be kept secure while the parameter and main blocks are programmed and erased independently as necessary. Only the boot block can be locked independently from the other blocks. The truth table, Table 9, clearly defines the write protection methods. 3.4.1 VPP = VIL FOR COMPLETE PROTECTION
If upgradability to 8 Mbit is required, note that the 8 Mbit in the 44-PSOP does not have a WP# because no pins were available for the 8-Mbit upgrade address. Thus, in this density-package combination only, VHH (12 V) on RP# is required to unlock the boot block. Unlocking with a logic-level signal is not possible. If this functionality is required, and 12 V is not available, consider using the 48-TSOP package, which has a WP# pin and can be unlocked with a logic-level signal. All other density-package combinations have WP# pins. Table 9. Write Protection Truth Table VPP VIL VPPLK VPPLK VPPLK VPPLK RP# X VIL VHH VIH VIH WP# X X X VIL VIH Write Protection Provided All Blocks Locked All Blocks Locked (Reset) All Blocks Unlocked Boot Block Locked All Blocks Unlocked
For complete write protection of all blocks in the flash device, the VPP programming voltage can be held low. When VPP is below VPPLK, any program or erase operation will result in a error in the status register.
22
E
Start Write 40H, Word/Byte Address Write Word/Byte Data/Address Read Status Register NO SR.7 = 1 ? YES Full Status Check if Desired
Command
Comments
Data = 40H Addr = Word/Byte to Program Data = Data to Program Addr = Location to Program
Write
Read
Status Register Data Toggle CE# or OE# to Update SRD. Check SR.7 1 = WSM Ready 0 = WSM Busy
Standby
Repeat for subsequent word/byte program operations. SR Full Status Check can be done after each word/byte program, or after a sequence of word/byte programs. Write FFH after the last program operation to reset device to read array mode.
Bus Operation
Command
Comments
Standby SR.3= 0 1 SR.4 = 0 Word/Byte Program Successful Word/Byte Program Error 1 VPP Range Error
Standby
SR.3 MUST be cleared, if set during a program attempt, before further attempts are allowed by the Write State Machine. SR.4 is only cleared by the Clear Status Register command, in cases where multiple bytes are programmed before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery.
0530_09
23
E
Command Comments Write Erase Setup Data = 20H Addr = Within Block to Be Erased Data = D0H Addr = Within Block to Be Erased Status Register Data Toggle CE# or OE# to Update Status Register Check SR.7 1 = WSM Ready 0 = WSM Busy Write Erase Confirm
Start
Bus Operation
Standby
Suspend Erase
Repeat for subsequent block erasures. Full Status Check can be done after each block erase, or after a sequence of block erasures. Write FFH after the last operation to reset device to read array mode.
Command
SR.3 = 0
VPP Range Error Standby Check SR.4,5 Both 1 = Command Sequence Error Check SR.5 1 = Block Erase Error
1 SR.4,5 = 0 1 SR.5 = 0
Standby
SR.3 MUST be cleared, if set during an erase attempt, before further attempts are allowed by the Write State Machine. Block Erase Error SR.5 is only cleared by the Clear Status Register Command, in cases where multiple blocks are erase before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery.
0530_10
E
Start Write B0H Write 70H Read Status Register SR.7 = 1 SR.6 = 1 0 Erase Completed 0
Bus Operation Write Write Read Read Standby Standby Standby Standby Write Write Read Read Write Write
Command
Comments
Program Data = B0H Erase Suspend Suspend Addr = X Read Status Data=70H Addr=X Status Register Data Toggle CE# or OE# to Update Status Register Data Addr = X Check SR.7 1 = WSM Ready 0 = WSM Busy Check SR.6 1 = Erase Suspended 0 = Erase Completed Data = FFH Addr = X Read array data from block other than the one being programmed. Data = D0H Addr = X
Write FFH
No
Write FFH
Erase Resumed
25
3.5
3.5.1
Power Consumption
ACTIVE POWER
With CE# at a logic-low level and RP# at a logichigh level, the device is placed in the active mode. Refer to the DC Characteristics table for ICC current values. 3.5.2 AUTOMATIC POWER SAVINGS (APS)
During erase or program modes, RP# low will abort either erase or program operations, but the memory contents are no longer valid as the data has been corrupted by the RP# function. As in the read mode above, all internal circuitry is turned off to achieve the power savings. RP# transitions to VIL, or turning power off to the device will clear the status register.
3.6
Power-Up/Down Operation
Automatic Power Savings (APS) provides lowpower operation during active mode. Power Reduction Control (PRC) circuitry allows the device to put itself into a low current state when not being accessed. After data is read from the memory array, PRC logic controls the devices power consumption by entering the APS mode where typical ICC current is less than 1 mA. The device stays in this static state with outputs valid until a new location is read. 3.5.3 STANDBY POWER
The device is protected against accidental block erasure or programming during power transitions. Power supply sequencing is not required, since the device is indifferent as to which power supply, VPP or VCC, powers-up first. The CUI is reset to the read mode after power-up, but the system must drop CE# low or present a new address to ensure valid data at the outputs. A system designer must guard against spurious writes when VCC voltages are above VLKO and VPP is active. Since both WE# and CE# must be low for a command write, driving either signal to VIH will inhibit writes to the device. The CUI architecture provides additional protection since alteration of memory contents can only occur after successful completion of the two-step command sequences. The device is also disabled until RP# is brought to VIH, regardless of the state of its control inputs. By holding the device in reset (RP# connected to system PowerGood) during power-up/down, invalid bus conditions during power-up can be masked, providing yet another level of memory protection. 3.6.1 RP# CONNECTED TO SYSTEM RESET
With CE# at a logic-high level (VIH), and the CUI in read mode, the memory is placed in standby mode, which disables much of the devices circuitry and substantially reduces power consumption. Outputs (DQ0DQ15 or DQ0DQ7) are placed in a highimpedance state independent of the status of the OE# signal. When CE# is at logic-high level during erase or program operations, the device will continue to perform the operation and consume corresponding active power until the operation is completed. 3.5.4 DEEP POWER-DOWN MODE
The SmartVoltage boot block family supports a low typical ICC in deep power-down mode, which turns off all circuits to save power. This mode is activated by the RP# pin when it is at a logic-low (GND 0.2 V). Note: BYTE# pin must be at CMOS levels to meet the ICCD specification. During read modes, the RP# pin going low deselects the memory and places the output drivers in a high impedance state. Recovery from the deep power-down state, requires a minimum access time of tPHQV (see the AC Characteristics table).
The use of RP# during system reset is important with automated write/erase devices because the system expects to read from the flash memory when it comes out of reset. If a CPU reset occurs without a flash memory reset, proper CPU initialization would not occur because the flash memory may be providing status information instead of array data. Intels Flash memories allow proper CPU initialization following a system reset by connecting the RP# pin to the same RESET# signal that resets the system CPU.
26
E
3.6.2
The CUI latches commands as issued by system software and is not altered by VPP or CE# transitions or WSM actions. Its default state upon power-up, after exit from deep power-down mode, or after VCC transitions above VLKO (lockout voltage), is read array mode. After any word/byte write or block erase operation is complete and even after VPP transitions down to VPPLK, the CUI must be reset to read array mode via the Read Array command if accesses to the flash memory are desired. Please refer to Intels application note AP-617 Additional Flash Data Protection Using VPP, RP#, and WP#, for a circuit-level description of how to implement the protection discussed in Section 3.6.
3.7
Flash memorys power switching characteristics require careful device decoupling methods. System designers should consider three supply current issues: 1. Standby current levels (ICCS) 2. Active current levels (I CCR) 3. Transient peaks produced by falling and rising edges of CE#.
Designing for in-system writes to the flash memory requires special consideration of the VPP power supply trace by the printed circuit board designer. The VPP pin supplies the flash memory cells current for programming and erasing. One should use similar trace widths and layout considerations given to the VCC power supply trace. Adequate VPP supply traces, and decoupling capacitors placed adjacent to the component, will decrease spikes and overshoots.
NOTE: Table headings in the DC and AC characteristics tables (i.e., BV-60, BV-80, BV-120, TBV-80, TBE120) refer to the specific products listed below. See Section 5.0 for more information on product naming and line items. Abbreviation BV-60 BV-80 BV-120 TBV-80 TBE-120 Applicable Product Names E28F004BV-T60, E28F004BV-B60, PA28F400BV-T60, PA28F400BV-B60, E28F400CV-T60, E28F400CV-B60, E28F400BV-T60, E28F400BV-B60 E28F004BV-T80, E28F004BV-B80, PA28F400BV-T80, PA28F400BV-B80, E28F400CV-T80, E28F400CV-B80, E28F400BV-T80, E28F400BV-B80 E28F004BV-T120, E28F004BV-B120, PA28F400BV-T120, PA28F400BV-B120 TE28F004BV-T80, TE28F004BV-B80, TB28F400BV-T80, TB28F400BV-B80, TE28F400CV-T80, TE28F400CV-B80, TE28F400BV-T80, TE28F400BV-B80 TE28F004BE-T120, TE28F004BE-B120, TE28F400CE-T120, TE28F400CE-B120
27
4.0 4.1
Commercial Operating Temperature During Read .............................. 0 C to +70 C During Block Erase and Word/Byte Program ............ 0 C to +70 C Temperature Bias .................. 10 C to +80 C Extended Operating Temperature During Read .......................... 40 C to +85 C During Block Erase and Word/Byte Program ........ 40 C to +85 C Temperature Under Bias ....... 40 C to +85 C Storage Temperature................. 65 C to +125 C Voltage on Any Pin (except VCC, VPP, A9 and RP#) with Respect to GND ........... 2.0 V to +7.0 V (2) Voltage on Pin RP# or Pin A9 with Respect to GND ....... 2.0 V to +13.5 V(2,3) VPP Program Voltage with Respect to GND during Block Erase and Word/Byte Program .. 2.0 V to +14.0 V(2,3) VCC Supply Voltage with Respect to GND ........... 2.0 V to +7.0 V (2) Output Short Circuit Current....................100 mA (4)
NOTICE: This datasheet contains preliminary information on new products in production. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local Intel Sales office that you have the latest datasheet before finalizing a design.
* WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may effect device reliability.
NOTES:
1. 2. Operating temperature is for commercial product defined by this specification. Minimum DC voltage is 0.5 V on input/output pins. During transitions, this level may undershoot to 2.0 V for periods <20 ns. Maximum DC voltage on input/output pins is VCC + 0.5 V which, during transitions, may overshoot to VCC + 2.0 V for periods <20 ns. Maximum DC voltage on VPP may overshoot to +14.0 V for periods <20 ns. Maximum DC voltage on RP# or A9 may overshoot to 13.5 V for periods <20 ns. Output shorted for no more than one second. No more than one output shorted at a time.
3.
4.
4.2
Symbol TA VCC
Parameter Operating Temperature 3.3 V VCC Supply Voltage ( 0.3 V) 5 V VCC Supply Voltage (10%) 5 V VCC Supply Voltage (5%)
Notes
Min 0 3.0
1 2
4.50 4.75
NOTES: 1. 10% VCC specifications apply to the 60 ns, 80 ns and 120 ns product versions in their standard test configuration. 2. 5% VCC specifications apply to the 60 ns version in its high-speed test configuration.
28
E
4.2.1 1V/100 s > 1V/100 s
When applying VCC voltage to the device, a delay may be required before initiating device operation, depending on the VCC ramp rate. If VCC ramps slower than 1V/100 s (0.01 V/s) then no delay is VCC Ramp Rate
NOTES: 1. These requirements must be strictly followed to guarantee all other read and write specifications. 2. To switch between 3.3 V and 5 V operation, the system should first transition VCC from the existing voltage range to GND, and then to the new voltage. Any time the VCC supply drops below VCCMIN, the chip may be reset, aborting any operations pending or in progress. 3. These guidelines must be followed for any VCC transition from GND.
4.3
Capacitance
Parameter Input Capacitance Output Capacitance Note 2 1, 2 Typ 6 10 Max 8 12 Unit pF pF Conditions VIN = 0 V VOUT = 0 V
NOTES: 1. Sampled, not 100% tested. 2. For the 28F004B, address pin A10 follows the COUT capacitance numbers.
29
4.4
DC CharacteristicsCommercial
Prod BV-60 BV-80 BV-120 3.3 0.3 V Typ Max 1.0 10 0.4 1.5 0.8 5 V 10% Typ Max 1.0 10 2.0 A A mA Unit
E
Test Conditions VCC = VCC Max VIN = VCC or GND VCC = VCC Max VIN = VCC or GND VCC = VCC Max CE# = RP# = BYTE# = WP# = VIH VCC = VCC Max CE# = RP# = VCC 0.2 V VCC = VCC Max VIN = VCC or GND RP# = GND 0.2 V CMOS INPUTS VCC = VCC Max CE# = GND, OE# = VCC f = 10 MHz (5 V) 5 MHz (3.3 V) IOUT = 0 mA, Inputs = GND 0.2 V or VCC 0.2 V TTL INPUTS VCC = VCC Max CE# = VIL, OE# = VIH f = 10 MHz (5 V) 5 MHz (3.3 V) IOUT = 0 mA, Inputs = VIL or VIH VPP = VPPH1 (at 5 V) Program in Progress VPP = VPPH2 (at 12 V) Program in Progress VPP = VPPH1 (at 5 V) Block Erase in Progress VPP = VPPH2 (at 12 V) Block Erase in Progress 50 130 A
Sym
Parameter
VCC Note
1 1 1,3
60
110
ICCD
VCC Deep Power-Down Current VCC Read Current for Word or Byte
0.2
0.2
ICCR
1,5,6
15
30
50
60
mA
15
30
55
65
mA
ICCW
1,4
13 10
30 25 30 25
30 30 18 18
50 45 35 30
mA mA mA mA
ICCE
1,4
13 10
30
E
4.4
Sym ICCES IPPS IPPD IPPR IPPW
DC CharacteristicsCommercial (Continued)
Prod BV-60 BV-80 BV-120 3.3 0.3 V Typ 3 0.5 0.2 50 13 8 Max 8.0 15 5.0 200 30 25 30 25 200 5 V 10% Typ 5 0.5 0.2 30 13 8 10 5 30 Max 10 10 5.0 200 25 20 20 15 200 A mA mA A A A mA CE# = VIH Block Erase Suspend VPP < VPPH2 RP# = GND 0.2V VPP VPPH2 VPP = VPPH1 (at 5 V) Program in Progress VPP = VPPH2 (at 12 V) Program in Progress VPP = VPPH1 (at 5 V) Block Erase in Progress VPP = VPPH2 (at 12 V) Block Erase in Progress VPP = VPPH Block Erase Suspend in Progress RP# = VHH A9 = VID Unit Test Conditions
Parameter
VCC Note
VCC Erase Suspend Current VPP Standby Current VPP Deep Power-Down Current VPP Read Current VPP Program Current for Word or Byte
1,2 1 1 1 1,4
IPPE
1,4
13 8
IPPES
VPP Erase Suspend Current RP# Boot Block Unlock Current A9 Intelligent Identifier Current
50
IRP# IID
1,4 1,4
500 500
500 500
A A
31
4.4
DC CharacteristicsCommercial (Continued)
Prod BV-60 BV-80 BV-120 3.3 0.3 V Min 11.4 0.5 2.0 Max 12.6 0.8 VCC + 0.5V 0.45 2.4 0.85 VCC VCC 0.4V 2.4 0.85 VCC VCC 0.4V 1.5 5.5 12.6 0.0 4.5 11.4 2.0 12.6 11.4 12.6 1.5 5.5 12.6 5 V 10% Min 11.4 0.5 2.0 Max 12.6 0.8 VCC + 0.5V 0.45 V V V V V V V V V V V V Unit
E
Test Conditions VCC = VCC Min IOL = 5.8 mA VCC = VCC Min IOH = 2.5 mA VCC = VCC Min IOH = 2.5 mA VCC = VCC Min IOH = 100 A Total Write Protect VPP at 5 V VPP at 12 V
Sym
Parameter
VCC Note
A9 Intelligent Identifier Voltage Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage (TTL) Output High Voltage (CMOS)
VPPLK VPP Lock-Out Voltage VPPH1 VPP (Prog/Erase Operations) VPPH2 VPP (Prog/Erase Operations) VLKO VHH VCC Erase/Prog Lock Voltage RP# Unlock Voltage
2.0 11.4
NOTES: 1. All currents are in RMS unless otherwise noted. Typical values at VCC = 5.0 V, T = +25 C. These currents are valid for all product versions (packages and speeds). 2. ICCES is specified with the device deselected. If the device is read while in erase suspend mode, current draw is the sum of ICCES and ICCR. 3. Block erases and word/byte writes are inhibited when VPP = VPPLK, and not guaranteed in the range between VPPH1 and VPPLK. 4. Sampled, not 100% tested. 5. Automatic Power Savings (APS) reduces ICCR to less than 1 mA typical, in static operation. 6. CMOS Inputs are either VCC 0.2 V or GND 0.2 V. TTL Inputs are either VIL or VIH. 7. For all BV/CV parts, VLKO = 2.0 V for both 3.3 V and 5 V operations.
32
E
3.0 INPUT 0.0 1.5
TEST POINTS
1.5
OUTPUT
NOTE: AC test inputs are driven at 3.0 V for a logic 1 and 0.0 V for a logic 0. Input timing begins, and output timing ends, at 1.5 V. Input rise and fall times (10% to 90%) <10 ns.
0530_12
NOTE: AC test inputs are driven at VOH (2.4 VTTL) for a logic 1 and VOL (0.45 VTTL) for a logic 0. Input timing begins at VIH (2.0 VTTL) and VIL (0.8 VTTL) . Output timing ends at VIH and VIL. Input rise and fall times (10% to 90%) <10 ns.
0530_13
OUT
5 V High-Speed Test
CL
R2
0530_14
33
4.5
E
5 V 10%(7) 100 pF Min 70 70 70 0.45 35 Max ns ns ns s ns ns 20 ns ns 20 ns ns Unit
Sym
Parameter
tAVAV tAVQV tELQV tPHQV tGLQV tELQX tEHQZ tGLQX tGHQZ tOH
Read Cycle Time Address to Output Delay CE# to Output Delay RP# to Output Delay OE# to Output Delay CE# to Output in Low Z CE# to Output in High Z OE# to Output in Low Z OE# to Output in High Z Output Hold from Address, CE#, or OE# Change, Whichever Occurs First CE# Low to BYTE# High or Low Address to BYTE# High or Low BYTE# to Output Delay BYTE# Low to Output in High Z Reset Pulse Width Low RP# Low to Output High Z
3 3 3,4 3 8
0 5 60 20 60 60
0 5 70 25 60 60
ns ns ns ns ns ns
34
E
4.5
Sym tAVAV tAVQV tELQV tPHQV tGLQV tELQX tEHQZ tGLQX tGHQZ tOH
3.3 0.3V(5) 5 V 10%(7) 3.3 0.3V(5) 5 V 10%(7) Unit 50 pF Min 150 150 Max 100 pF Min 80 80 80 0.45 40 0 25 0 25 0 0 0 20 0 20 0 25 0 0 25 0 20 Max 50 pF Min 180 180 180 0.8 90 0 20 Max 100 pF Min 120 120 120 0.45 40 Max ns ns ns s ns ns ns ns ns ns
Read Cycle Time Address to Output Delay CE# to Output Delay RP# to Output Delay OE# to Output Delay CE# to Output in Low Z CE# to Output in High Z OE# to Output in Low Z OE# to Output in High Z Output Hold from Address, CE#, or OE# Change, Whichever Occurs First CE# Low to BYTE# High or Low Address to BYTE# High or Low BYTE# to Output Delay BYTE# Low to Output in High Z Reset Pulse Width Low RP# Low to Output High Z 2 3 3 3 3 3 2
150 0.8 90 0
3 3 3,4 3 8
0 5 80 30 60 60
0 5 120 30 60 60
ns ns ns ns ns
NOTES: 1. See AC Input/Output Reference Waveform for timing measurements. 2. OE# may be delayed up to tCEtOE after the falling edge of CE# without impact on tCE. 3. Sampled, but not 100% tested. 4. tFLQV, BYTE# switching low to valid output delay will be equal to tAVQV, measured from the time DQ15/A1 becomes valid. 5. See Test Configuration (Figure 14), 3.3 V Standard Test component values. 6. See Test Configuration (Figure 14), 5 V High-Speed Test component values. 7. See Test Configuration (Figure 14), 5 V Standard Test component values. 8. The specification tPLPH is the minimum time RP# must be held low to produce a valid reset of the device.
35
E
Data Valid Standby t AVAV
ADDRESSES (A)
CE# (E)
OE# (G)
t EHQZ
tGHQZ t GLQX
High Z
WE# (W)
t GLQV t ELQV
Valid Output
t OH
High Z
VIH
VIL
0530_15
VIH ADDRESSES (A) VIL CE# (E) VIH VIL OE# (G) VIH VIL BYTE# (F) VIH VIL
Standby
t AVFL t ELFL
t GHQZ
t OH
Data Output on DQ0-DQ7
High Z
High Z t AVQV
Address Input
(DQ15/A-1)
High Z
VOL
0530_16
36
E
4.6
Sym tAVAV tPHWL tELWL tPHHWH tVPWH tAVWH tDVWH tWLWH tWHDX tWHAX tWHEH tWHWL tWHQV1 tWHQV2 tWHQV3 tWHQV4 tQVVL tQVPH tPHBR
BV-60 5 V 5%(10) 30 pF
Min Max
5 V 10%(10) 100 pF
Min Max
Unit
ns s ns ns ns ns ns ns ns ns ns ns s s s s ns ns ns
37
4.6
E
Max
BV-120
Sym
Parameter
50 pF
Min Max
100 pF
Min
tAVAV tPHWL tELWL tPHHWH tVPWH tAVWH tDVWH tWLWH tWHDX tWHAX tWHEH tWHWL tWHQV1 tWHQV2 tWHQV3 tWHQV4 tQVVL tQVPH tPHBR
Write Cycle Time RP# Setup to WE# Going Low CE# Setup to WE# Going Low Boot Block Lock Setup to WE# Going High VPP Setup to WE# Going High Address Setup to WE# Going High Data Setup to WE# Going High WE# Pulse Width Data Hold Time from WE# High Address Hold Time from WE# High CE# Hold Time from WE# High WE# Pulse Width High Word/Byte Program Time Erase Duration (Boot) Erase Duration (Param) Erase Duration (Main) VPP Hold from Valid SRD RP# VHH Hold from Valid SRD Boot-Block Lock Delay 2,5 2,5,6 2,5 2,5 5,8 6,8 7,8 4 3 6,8 5,8 3 4
150 0.8 0 200 200 120 120 120 0 0 0 30 6 0.3 0.3 0.6 0 0 200
180 0.8 0 200 200 150 150 150 0 0 0 30 6 0.3 0.3 0.6 0 0 200
ns s ns ns ns ns ns ns ns ns ns ns s s s s ns ns ns
38
NOTES: 1. Read timing characteristics during write and erase operations are the same as during read-only operations. Refer to AC Characteristics during read mode. 2. The on-chip WSM completely automates program/erase operations; program/erase algorithms are now controlled internally which includes verify and margining operations. 3. Refer to command definition table for valid AIN. (Table 7) 4. Refer to command definition table for valid DIN. (Table 7) 5. Program/erase durations are measured to valid SRD data (successful operation, SR.7 = 1). 6. For boot block program/erase, RP# should be held at VHH or WP# should be held at VIH until operation completes successfully. 7. Time tPHBR is required for successful locking of the boot block. 8. Sampled, but not 100% tested. 9. See Test Configuration (Figure 14), 3.3 V Standard Test component values. 10. See Test Configuration (Figure 14), 5 V High-Speed Test component values. 11. See Test Configuration (Figure 14), 5 V Standard Test component values.
VIH
ADDRESSES (A)
CE# (E)
VIL VIH
VIL t VIH ELWL VIL VIH
AIN
t AVAV
AIN
tAVWH t WHAX
tWHEH t WHWL
t WLWH t DVWH t WHDX
OE# (G)
t WHQV1,2,3,4
WE# (W)
VIL
VIH
DATA (D/Q)
High Z
VIL
6.5V RP# (P)
DIN
DIN
t PHHWH
Valid SRD
DIN
tQVPH
VHH
t PHWL
VIH
VIL
VIH
WP#
VIL
t VPWH
t QVVL
VIL
0530_17
NOTES: 1. VCC Power-Up and Standby. 2. Write Program or Erase Setup Command. 3. Write Valid Address and Data (Program) or Erase Confirm Command. 4. Automated Program or Erase Delay. 5. Read Status Register Data. 6. Write Read Array Command.
39
4.7
E
Unit ns s ns ns ns ns ns ns ns ns ns ns s s s s ns ns ns
Sym
Parameter
tAVAV tPHEL tWLEL tPHHEH tVPEH tAVEH tDVEH tELEH tEHDX tEHAX tEHWH tEHEL tEHQV1 tEHQV2 tEHQV3 tEHQV4 tQVVL tQVPH tPHBR
Write Cycle Time RP# High Recovery to CE# Going Low WE# Setup to CE# Going Low Boot Block Lock Setup to CE# Going High VPP Setup to CE# Going High Address Setup to CE# Going High Data Setup to CE# Going High CE# Pulse Width Data Hold Time from CE# High Address Hold Time from CE# High WE # Hold Time from CE# High CE# Pulse Width High Duration of Word/Byte Programming Operation Erase Duration (Boot) Erase Duration (Param) Erase Duration(Main) VPP Hold from Valid SRD RP# VHH Hold from Valid SRD Boot-Block Lock Delay
40
E
4.7
Sym tAVAV tPHEL tWLEL tPHHEH tVPEH tAVEH tDVEH tELEH tEHDX tEHAX tEHWH tEHEL tEHQV1 tEHQV2 tEHQV3 tEHQV4 tQVVL tQVPH tPHBR
(Continued)
NOTES: See AC CharacteristicsWE# Controlled Write Operations for notes 1 through 11. 12. Chip-Enable controlled writes: write operations are driven by the valid combination of CE# and WE# in systems where CE# defines the write pulse-width (within a longer WE# timing waveform), all set-up, hold and inactive WE# times should be measured relative to the CE# waveform.
1 2 AIN t AVAV 3 AIN t AVEH t EHAX 4 5 6
VIH
ADDRESSES (A)
VIL VIH
WE# (W)
VIL
OE# (G)
t WLEL t
tEHWH t EHQV1,2,3,4
EHEL
CE# (E)
VIL VIH
DATA (D/Q)
High Z
VIL
6.5V RP# (P)
DIN
t PHEL
tQVPH
WP#
0530_18
NOTES: 1. VCC Power-Up and Standby. 2. Write Program or Erase Setup Command. 3. Write Valid Address and Data (Program) or Erase Confirm Command. 4. Automated Program or Erase Delay. 5. Read Status Register Data. 6. Write Read Array Command.
42
E
4.8
TA = 0 C to +70 C VPP VCC Parameter Boot/Parameter Block Erase Time Main Block Erase Time Main Block Program Time (Byte) Main Block Program Time (Word) Byte Program Time(4) Word Program Time(4)
NOTES: 1. All numbers are sampled, not 100% tested. 2. Max erase times are specified under worst case conditions. The max erase times are tested at the same value independent of VCC and VPP. See Note 3 for typical conditions. 3. Typical conditions are +25 C with VCC and VPP at the center of the specified voltage range. Production programming using VCC = 5.0 V, VPP = 12.0 V typically results in a 60% reduction in programming time. 4. Contact your Intel field representative for more information.
4.9
Symbol TA VCC
Parameter Operating Temperature 2.7 V3.6 V VCC Supply Voltage 3.3 V VCC Supply Voltage ( 0.3 V) 5 V VCC Supply Voltage (10%)
Notes
Min 40
1 1 2
NOTES: 1. AC specifications are valid at both voltage ranges. See DC Characteristics tables for voltage range-specific specifications. 2. 10% VCC specifications apply to 80 ns and 120 ns versions in their standard test configuration.
43
When applying VCC voltage to the device, a delay may be required before initiating device operation, depending on the VCC ramp rate. If VCC ramps slower than 1V/100 s (0.01 V/s) then no delay is VCC Ramp Rate 1V/100 s > 1V/100 s No delay required.
required. If VCC ramps faster than 1V/100 s (0.01 V/s), then a delay of 2 s is required before initiating device operation. RP# = GND is recommended during power-up to protect against spurious write signals when VCC is between VLKO and VCCMIN. Required Timing
A delay time of 2 s is required before any device operation is initiated, including read operations, command writes, program operations, and erase operations. This delay is measured beginning from the time VCC reaches VCCMIN (2.7 V for 2.7 V3.6 V operation, 3.0 V for 3.3 0.3 V operation; and 4.5 V for 5 V operation).
NOTES: 1. These requirements must be strictly followed to guarantee all other read and write specifications. 2. To switch between 3.3 V and 5 V operation, the system should first transition VCC from the existing voltage range to GND, and then to the new voltage. Any time the VCC supply drops below VCCMIN, the chip may be reset, aborting any operations pending or in progress. 3. These guidelines must be followed for any VCC transition from GND.
4.10
Capacitance
Parameter Input Capacitance Output Capacitance Note 1 1 Typ 6 10 Max 8 12 Unit pF pF Conditions VIN = 0 V VOUT = 0 V
44
E
4.11
Sym IIL ILO ICCS
1 1
1,3
50
110
60
110
70
150
ICCD
ICCR
VCC Deep PowerDown Current VCC Read Current for Word or Byte
0.2
0.2
0.2
VCC = VCC Max VIN = VCC or GND RP# = GND 0.2 V CMOS INPUTS VCC = VCC Max CE = VIL f = 10 MHz (5 V) 5 MHz (3.3 V) IOUT = 0 mA Inputs = GND 0.2 V or VCC 0.2 V TTL INPUTS VCC = VCC Max CE# = VIL f = 10 MHz (5 V), 5 MHz (3.3 V) IOUT = 0 mA Inputs = VIL or VIH
1,5,6
14
30
15
30
50
65
mA
14
30
15
30
55
70
mA
45
4.11
Sym
Parameter
VCC Notes
Test Conditions
ICCW
1,4
VPP = VPPH1 (at 5 V) Program in Progress VPP = VPPH2 (at 12 V) Program in Progress VPP = VPPH1 (at 5 V) Erase in Progress VPP = VPPH2 (at 12 V) Erase in Progress CE# = VIH VPP = VPPH1 (at 5 V) Block Erase Suspend VPP < VPPH2
9 1,4 12 9
25 30 25 8.0
10 13 10 3
25 30 25 8.0
30 22 18 5
45 45 40 12.0
mA mA mA mA
ICCE
ICCES
VCC Erase Suspend Current VPP Standby Current VPP Deep PowerDown Current VPP Read Current VPP Program Current for Word/Byte
1,2
2.5
IPPS
15
15
15
IPPD
0.2
10
0.2
10
0.2
10
IPPR IPPW
1 1,4
50 13 8
200 30 25
50 13 8
200 30 25
50 13 8
200 30 25
A mA mA
VPP VPPH2 VPP = VPPH1 (at 5 V) Program in Progress VPP = VPPH2 (at 12 V) Program in Progress
46
E
4.11
Sym IPPE IPPES
1,4
25
25
10
20
mA
VPP Erase Suspend Current RP# Boot Block Unlock Current A9 Intelligent Identifier Current
50
200
50
200
50
200
IRP#
1,4
500
500
500
IID
1,4
500
500
500
A9 = VID
47
4.11
Sym
Parameter
VCC Notes
Test Conditions
VID
A9 Intelligent Identifier Voltage Input Low Voltage Input High Voltage Output Low Voltage
VIL VIH
0.5 2.0
0.5 2.0
0.5 2.0
V V
VOL
VCC = VCC Min IOL = 5.8 mA (5 V) 2 mA (3.3 V) VPP = 12 V VCC = VCC Min IOH = 2.5 mA
VOH1
2.4
2.4
2.4
VOH2
VCC = VCC Min IOH = 2.5 mA VCC = VCC Min IOH = 100 A Complete Write Protection VPP at 5 V VPP at 12 V
VPPLK VPP Lock-Out Voltage VPPH1 VPP during Prog/Erase Operations VPPH2 VLKO VCC Erase/Write Lock Voltage RP# Unlock Voltage
0.0
5.5 12.6
5.5 12.6
5.5 12.6
V V V
VHH
11.4
12.6
11.4
12.6
11.4
12.6
48
NOTES: 1. All currents are in RMS unless otherwise noted. Typical values at VCC = 5.0 V, T = +25 C. These currents are valid for all product versions (packages and speeds). 2. ICCES is specified with device de-selected. If device is read while in erase suspend, current draw is sum of I CCES and ICCR. 3. Block erases and word/byte programs inhibited when VPP = VPPLK, and not guaranteed in the range between VPPH1 and VPPLK. 4. Sampled, not 100% tested. 5. Automatic Power Savings (APS) reduces ICCR to less than 1 mA typical, in static operation. 6. CMOS Inputs are either VCC 0.2 V or GND 0.2 V. TTL Inputs are either VIL or VIH. 7. For the 28F004B address pin A10 follows the COUT capacitance numbers. 8. For all BV/CV/BE/CE parts, VLKO = 2.0 V for 2.7 V, 3.3 V and 5.0 V operations.
49
E
1.35 OUTPUT
0530_19
1.35
TEST POINTS
1.5
TEST POINTS
1.5
OUTPUT
NOTE: AC test inputs are driven at 3.0 V for a logic 1 and 0.0 V for a logic 0. Input timing begins, and output timing ends, at 1.5 V. Input rise and fall times (10% to 90%) <10 ns.
NOTE: AC test inputs are driven at VOH (2.4 VTTL) for a logic 1 and VOL (0.45 VTTL) for a logic 0. Input timing begins at VIH (2.0 VTTL) and VIL (0.8 VTTL). Output timing ends at VIH and VIL. Input rise and fall times (10% to 90%) < 10 ns.
CL
R2
0530_14
E
4.12
Sym tAVAV tAVQV tELQV tPHQV tGLQV tELQX tEHQZ tGLQX tGHQZ tOH
3 3 3,4 3 7 150 0
5 0 110 45 60 150
ns ns
80 30
ns ns ns
60
ns
NOTES: 1. See AC Input/Output Reference Waveform for timing measurements. 2. OE# may be delayed up to tCEtOE after the falling edge of CE# without impact on tCE. 3. Sampled, but not 100% tested. 4. tFLQV, BYTE# switching low to valid output delay will be equal to tAVQV, measured from the time DQ15/A1 becomes valid. 5. See Test Configuration (Figure 22), 2.7 V3.6 V and 3.3 0.3 V Standard Test component values. 6. See Test Configuration (Figure 22), 5 V Standard Test component values. 7. The specification tPLPH is the minimum time RP# must be held low to produce a valid reset of the device.
51
4.13
E
TBV-80 TBE-120 Unit 100 pF Max ns s ns ns ns ns ns ns ns ns ns ns s s s s ns ns 100 ns 0
Sym
Parameter
5V10%(10)
Min 80 0.45
tAVAV tPHWL tELWL tPHHWH tVPWH tAVWH tDVWH tWLWH tWHDX tWHAX tWHEH tWHWL tWHQV1 tWHQV2 tWHQV3 tWHQV4 tQVVL tQVPH tPHBR
Write Cycle Time RP# High Recovery to WE# Going Low CE# Setup to WE# Going Low Boot Block Lock Setup to WE# Going High VPP Setup to WE# Going High Address Setup to WE# Going High Data Setup to WE# Going High WE# Pulse Width Data Hold Time from WE# High Address Hold Time from WE# High CE# Hold Time from WE# High WE# Pulse Width High Word/Byte Program Time Erase Duration (Boot) Erase Duration (Param) Erase Duration (Main) VPP Hold from Valid SRD RP# VHH Hold from Valid SRD Boot-Block Lock Delay
52
NOTES: 1. Read timing characteristics during program and erase operations are the same as during read-only operations. Refer to AC Characteristics during read mode. 2. The on-chip WSM completely automates program/erase operations; program/erase algorithms are now controlled internally which includes verify and margining operations. 3. Refer to command definition table for valid AIN. (Table 7) 4. Refer to command definition table for valid DIN. (Table 7) 5. Program/erase durations are measured to valid SRD data (successful operation, SR.7 = 1) 6. For boot block program/erase, RP# should be held at VHH or WP# should be held at VIH until operation completes successfully. 7. Time tPHBR is required for successful locking of the boot block. 8. Sampled, but not 100% tested. 9. See Test Configuration (Figure 22), 2.7 V3.6 V and 3.3 0.3 V Standard Test component values. 10. See Test Configuration (Figure 22), 5 V Standard Test component values.
53
4.14
E
Unit ns s ns ns ns ns ns ns ns ns ns ns s s s s ns ns ns
Sym
Parameter
tAVAV tPHEL tWLEL tPHHEH tVPEH tAVEH tDVEH tELEH tEHDX tEHAX tEHWH tEHEL tEHQV1 tEHQV2 tEHQV3 tEHQV4 tQVVL tQVPH tPHBR
Write Cycle Time RP# High Recovery to CE# Going Low WE# Setup to CE# Going Low Boot Block Lock Setup to CE# Going High VPP Setup to CE# Going High Address Setup to CE# Going High Data Setup to CE# Going High CE# Pulse Width Data Hold Time from CE# High Address Hold Time from CE# High WE# Hold Time from CE# High CE# Pulse Width High Word/Byte Program Time Erase Duration (Boot) Erase Duration (Param) Erase Duration (Main) VPP Hold from Valid SRD RP# VHH Hold from Valid SRD Boot-Block Lock Delay
NOTES: See WE# Controlled Write Operations for notes 1 through 10. 11. Chip-Enable controlled writes: write operations are driven by the valid combination of CE# and WE# in systems where CE# defines the write pulse-width (within a longer WE# timing waveform), all set-up, hold and inactive WE# times should be measured relative to the CE# waveform.
54
E
4.15
Main Block Erase Time
Main Block Program Time (Byte Mode) Main Block Program Time (Word Mode) Byte Program Time(4) Word Program Time(4)
1.21
1.1
0.9
0.88
0.8
0.6
11 14.3
10 13
10 13
8.8 8.8
8 8
8 8
s s
NOTES: 1. All numbers are sampled, not 100% tested. 2. Max erase times are specified under worst case conditions. The max erase times are tested at the same value independent of VCC and VPP. See Note 3 for typical conditions. 3. Typical conditions are +25 C with VCC and VPP at the center of the specified voltage range. Production programming using VCC = 5.0 V, VPP = 12.0 V typically results in a 60% reduction in programming time. 4. Contact your Intel field representative for more information.
55
5.0
ORDERING INFORMATION
E
Access Speed(ns) BV/CV: VCC = 5V BE/CE: VCC = 2.7V T = Top Boot B = Bottom Boot Voltage Options (VPP/VCC) V = (5 or 12 / 3.3 or 5) E = (5 or 12 / 2.7 or 5) Architecture B = Boot Block C = Compact 48-Lead TSOP Boot Block
0530_23
T E 2 8 F 4 0 0 CV - T 8 0
Operating Temperature T = Extended Temp Blank = Commercial Temp
Package E = TSOP PA = 44-Lead PSOP TB = Ext. Temp 44-Lead PSOP Product line designator for all Intel Flash products
Density / Organization 00X = x8-only (X = 1, 2, 4, 8) X00 = x8/x16 Selectable (X = 2, 4, 8)
VALID COMBINATIONS: 40-Lead TSOP E28F004BVT60 E28F004BVB60 E28F004BVT80 E28F004BVB80 E28F004BVT120 E28F004BVB120 TE28F004BVT80 TE28F004BVB80 TE28F004BET120 TE28F004BEB120 44-Lead PSOP PA28F400BVT60 PA28F400BVB60 PA28F400BVT80 PA28F400BVB80 PA28F400BVT120 PA28F400BVB120 TB28F400BVT80 TB28F400BVB80 48-Lead TSOP E28F400CVT60 E28F400CVB60 E28F400CVT80 E28F400CVB80
Commercial
Extended
TE28F400BVT80 TE28F400BVB80
Summary of Line Items VCC Name 28F004BV 28F400BV 28F400CV 28F004BE 28F400CE 2.7 V 3.3 V 5V 5V VPP 1 2V 40-Ld 44-Ld 48-Ld 56-Ld TSOP PSOP TSOP TSOP 0 C +70 C 40 C +85 C
56
E
6.0
Order Number 290531 290539 290599 290580 292200 292172 292148 292194 297595
ADDITIONAL INFORMATION
2-Mbit SmartVoltage Boot Block Flash Memory Family Datasheet 8-Mbit SmartVoltage Boot Block Flash Memory Family Datasheet Smart 5 Boot Block Flash Memory Family 2, 4, 8 Mbit Datasheet Smart 3 Advanced Boot Block 4-Mbit, 8-Mbit, 16-Mbit Flash Memory Family Datasheet AP-642 Designing for Upgrade to Smart 3 Advanced Boot Block Flash Memory AP-617 Additional Flash Data Protection Using VPP, RP#, and WP# AP-604 Using Intels Boot Block Flash Memory Parameter Blocks to Replace EEPROM AB-65 Migrating SmartVoltage Boot Block Flash Designs to Smart 5 Flash 28F400BV/CV/CE 28F004 BV/BE Specification Update
NOTES: 1. Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office. 2. Visit Intels World Wide Web home page at http://www.Intel.com for technical documentation and tools.
57