Documente Academic
Documente Profesional
Documente Cultură
COMPAL CONFIDENTIAL
MODEL NAME : ZAM70
1 1
PCB NO : DAA0007U000
BOM P/N : 4319R031L01 (SMT MB AA901 ZAM70 U W/DOCK I5 1.9G R1)
4319R031L02 (SMT MB AA901 ZAM70 U W/DOCK I3 1.9G R1)
GPIO MAP: 3.6C
2
Huston 14" UMA 2
Broadwell U
2014-03-07
REV : 0.3 (X01)
@ : Nopop Component
EMC@ : EMI, ESD and RF Component
@EMC@ : EMI, ESD and RF Nopop Component
3 CXDP@ : XDP Component 3
MB PCB
Part Number Description
DAA0007U000 PCB 13D LA-A901P REV0 MB/UMA DOCK 1
4 4
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
COPYRIGHT 2014 Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
ALL RIGHT RESERVED TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
REV: X01 BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Cover Sheet
PWB: DKNFC NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
Size Document Number Rev
0.3
DATE: 1410-06 PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 1 of 53
A B C D E
A B C D E
PAGE 18 19
USB2.0[5] Camera
INTEL PAGE 23 Trough eDP Cable
HDMI Reduce Level DDI1 TPS2544
HDMI CONN ShifterPAGE 24
PAGE 24
USB2.0[1] USB2.0[1]_PS
BROADWELL ULT USB POWER SHARE USB3.0/2.0
PAGE 32 USB3.0[2]
PI3V713 USB PS PAGE 32
VGA SW DOCK_USB2.0[3]
VGA CONN PAGE 26 USB SW
PAGE 26 USB2.0[3] USB2.0[3] USB3.0/2.0 DOCK_USB3.0[1]
VGA
NX3DV221GM USB3.0[4] PAGE 31
DOCK_USB2.0[0]
PAGE 31
IDT PS8338B
E-Dock VMM3320 DP DP Sw DDI2 USB2.0[0]
PAGE 34
DP 1.2 PAGE 22 PAGE 25
USB SW USB3.0/2.0
2
USB3.0[1] PI3USB3102ZLEX PAGE 31 2
WIGIG_DP PAGE 31
DAI
PAGE 6~17
HD Audio I/F INT.Speaker
LAN PAGE 21
SATA1
DOCK_USB2.0[0] HDA Codec
SATA1 Combo Jack
DOCK_USB2.0[3] ALC3235 PAGE 21
DOCK_USB3.0[1] PAGE 21
SPI
Dig. MIC
SD4.0 Card reader PCIE1 PAGE 23 Trough eDP Cable
PAGE 29
O2 Micro OZ777FJ2LN-B
PAGE 29
LPC
SATA
3
64M 4K sector USH CONN 3
POWER STATES
Signal SLP SLP SLP SLP ALWAYS M SUS RUN CLOCKS PCIE USB3.0 SATA DESTINATION
S3# S4# S5# A# PLANE PLANE PLANE PLANE
State
USB3.0 2 JUSB3-->Right
S3 (Suspend to RAM) / M3 LOW HIGH HIGH HIGH ON ON ON OFF OFF
PCIE 4 WLAN
S4 (Suspend to DISK) / M-OFF LOW LOW HIGH LOW ON OFF OFF OFF OFF
PCIE 5 WIGIG
S5 (SOFT OFF) / M-OFF LOW LOW LOW LOW ON OFF OFF OFF OFF
PCIE 6
+5V_ALW +3.3V_SUS +5V_RUN +3.3V_M +3.3V_M L1 SATA 2 SSD Cache (PCIE)
+3.3V_ALW +1.35V_MEM +3.3V_RUN +1.05V_M +1.05V_M
+3.3V_ALW_PCH +0.675V_DDR_VTT (M-OFF) L0 SATA 3 SSD Cache (SATA/PCIE)/HCA
power
plane +3.3V_RTC_LDO +1.05V_RUN
+VCC_CORE
+1.5V_RUN USB PORT# DESTINATION
State 0 JUSB1
1 JUSB3
S0 ON ON ON ON ON
2 WLAN + BT
B S3 ON ON OFF ON OFF BDW B
ULT 3 JUSB2
S5 S4/AC ON OFF OFF ON OFF
4 Touch Screen
S5 S4/AC doesn't exist OFF OFF OFF OFF OFF
5 CAMERA
need to update Power Status and
PM Table 6 USH
7 WWAN
0 BIO
USH
1 NA
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Port assignment
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 3 of 53
5 4 3 2 1
5 4 3 2 1
RUN_ON MPHYP_PWR_EN
TPS22965 SI3456
(UZ7) (QZ6)
D D
EN_INVPWR FDC654P
ADAPTER +BL_PWR_SRC
(QV1)
+1.05V_RUN +1.05V_MODPHY
A_ON SY8208
+1.05V_M
(PU300)
BATTERY +PWR_SRC
ALWON
TPS51285
+5V_ALW
(PU100)
C C
CHARGER
3.3V_WWAN_EN +3.3V_ALW
SIO_SLP_LAN#
AUX_EN_WOWL
PCH_ALW_ON
EN_LCDPWR
SUS_ON
RUN_ON
RUN_ON
A_ON
ISL95813 RT8207
(PU501) (PU200)
TPS22966 TPS22966 TPS22966 APL3512 TPS22966 TPS2544 G547I2P81U G547I2P81U
(UZ8) (UZ2) (UZ3) (UV24) (UZ9) (UI3) (UI1) (UI2)
H_VR_EN
B B
SUS_ON
0.675V_DDR_VTT_ON
+VCC_CORE +1.35V_MEM
3.3V_TS_EN
+0.675V_DDR_VTT +3.3V_ALW_PCH +3.3V_LAN +3.3V_WLAN
LP2301ALT1G LP2301ALT1G
A +3.3V_CAM +5V_TSP A
(QZ1) (QZ8)
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
www.vinafix.vn
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Power rails
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 4 of 53
5 4 3 2 1
5 4 3 2 1
2.2K
SMBUS Address [0x9a]
2.2K
+3.3V_ALW_PCH
AP2 MEM_SMBCLK 202
MEM_SMBDATA
2N7002
AH1 200 DIMMA
2N7002
499
202
D
BDW D
+3.3V_ALW_PCH 200 DIMMB
499
SML0CLK 28
AN1
SML0DATA 31 LOM
AK1
AH3 AU3 53
51 XDP
2.2K
SML1_SMBDATA
SML1_SMBCLK
+3.3V_ALW_PCH 2.2K
2.2K
A5 B6 2.2K +3.3V_RUN
2.2K
3A 3A
2.2K +3.3V_ALW 4
6 G Sensor
B4 DOCK_SMB_CLK
1A
1A A3 DOCK_SMB_DAT
C C
B5
1B
A4
1B
2.2K
KBC 2.2K
+3.3V_ALW
100 ohm 7
1C A56 PBAT_SMBCLK
100 ohm 6 BATTERY
1C B59 PBAT_SMBDAT CONN
2.2K
+3.3V_SUS
2.2K
A50 M9
1E USH_SMBCLK
MEC 5085 1E
B53
USH_SMBDAT
L9 USH
B B
2B A49
2B B52
10K
+3.3V_ALW
10K
B50 9
1G CHARGER_SMBCLK
A47 8 Charger
1G CHARGER_SMBDAT
2D B7
A A
2D A7
2.2K
+3.3V_ALW DELL CONFIDENTIAL/PROPRIETARY
2.2K
Compal Electronics, Inc.
2A B48 GPU_SMBDAT PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT SMbus Block diagram
B49 GPU_SMBCLK BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
2A NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 5 of 53
5 4 3 2 1
5 4 3 2 1
1
PT,ST pop RC2 and SW1; MP pop RC301
RC2 NA HDD H14D_En NA M2 3030 WIGIG contact to WLAN
1K_0402_5%
NA HDD H14U_En NA NA
2
SW1
1
+RTC_CELL <36> ME_FWP_EC A
2
ME_FWP 3 B
M2 3042
SATA2/PCIE6_L1 contact to WWAN
4 C
G1
E-Dock HDD H15 DSC SATA-Cache(no HCA)
M2 3030 WIGIG SATA3/PCIE6 L0 contact to WLAN
1
330K_0402_5%
5
G2
RC1
PCH_INTVRMEN FLASH DESCRIPTOR SECURITY OVERRIDE NA HDD H15D_En NA M2 3030 WIGIG contact to WLAN
LOW = ENABLE (DEFAULT) -->Pin1 & Pin3 short
HIGH = DISABLE (ME can update) -->Pin2 & Pin3 short
NA HDD H15U_En NA Express card contact to Express card
CC1
1 2 PCH_RTCX1_R 1 2 PCH_RTCX1
INTVRMEN - INTEGRATED SUS 1.05V VRM @ RC4 0_0402_5%
ENABLE
10M_0402_5%
C 12P_0402_50V8J C
1
1
RC7
YC1
Low - Enable External VRs 32.768KHZ_12.5PF_9H03220008
@ UC1E BDW_ULT_DDR3L
2
2
CC2
1 2 PCH_RTCX2 AW5
AY5 RTCX1
1 2 12P_0402_50V8J INTRUDER# AU6 RTCX2 J5
PCH_INTVRMEN AV7 INTRUDER SATA_RN0/PERN6_L3 H5 SATA_PRX_DKTX_N0_C <34>
RC9 1M_0402_5%
+RTC_CELL
1 2 SRTCRST# AV6 INTVRMEN RTC
SATA_RP0/PERP6_L3 B15 SATA_PRX_DKTX_P0_C <34> for DOCK
RC10 1 2 20K_0402_5% PCH_RTCRST# AU7 SRTCRST SATA_TN0/PETN6_L3 A15 SATA_PTX_DKRX_N0_C <34>
RC8 20K_0402_5% RTCRST SATA_TP0/PETP6_L3 SATA_PTX_DKRX_P0_C <34>
J8
<9> PCH_RTCRST# SATA_RN1/PERN6_L2 SATA_PRX_DTX_N1 <20>
H8
1 2 SATA_RP1/PERP6_L2 A17 SATA_PRX_DTX_P1 <20>
1 2 SATA_TN1/PETN6_L2 B17 SATA_PTX_DRX_N1 <20> SATA HDD
SATA_TP1/PETP6_L2 SATA_PTX_DRX_P1 <20>
PCH_AZ_BITCLK AW8 J6
PCH_AZ_SYNC AV11 HDA_BCLK/I2S0_SCLK SATA_RN2/PERN6_L1 H6 PCIE_PRX_SATATX_N6_L1 <30>
@
PCH_AZ_RST# AU8 HDA_SYNC/I2S0_SFRM SATA_RP2/PERP6_L1 B14 PCIE_PRX_SATATX_P6_L1 <30>
CMOS1 SHORT PADS~D
1 2 1 2 PCH_AZ_CODEC_SDIN0 AY10 HDA_RST/I2S_MCLK AUDIO SATA SATA_TN2/PETN6_L1 C15 PCIE_PTX_SATARX_N6_L1 <30> SSD Cache (PCIE)
1U_0402_6.3V6K 1U_0402_6.3V6K <21> PCH_AZ_CODEC_SDIN0 AU12 HDA_SDI0/I2S0_RXD SATA_TP2/PETP6_L1 PCIE_PTX_SATARX_P6_L1 <30>
CC3 CC4
ME_FWP 1 2 PCH_AZ_SDOUT AU11 HDA_SDI1/I2S1_RXD F5
CMOS place near DIMM RC11 1K_0402_5% AW10 HDA_SDO/I2S0_TXD SATA_RN3/PERN6_L0 E5 PCIE_PRX_SATATX_N6_L0 <30>
AV10 HDA_DOCK_EN/I2S1_TXD SATA_RP3/PERP6_L0 C17 PCIE_PRX_SATATX_P6_L0 <30>
AY8 HDA_DOCK_RST/I2S1_SFRM SATA_TN3/PETN6_L0 D17 PCIE_PTX_SATARX_N6_L0 <30> SSD Cache/HCA (SATA/PCIE)
I2S1_SCLK SATA_TP3/PETP6_L0 PCIE_PTX_SATARX_P6_L0 <30>
CMOS_CLR1 CMOS setting
V1
B Shunt Clear CMOS SATA0GP/GPIO34 U1 MPCIE_RST# <12> B
SATA1GP/GPIO35 V6 HDD_DET# <12,20>
Open Keep CMOS SATA2GP/GPIO36 AC1 SATA2_PCIE6_L1 <12,35>
PCH_JTAG_TRST# AU62 SATA3GP/GPIO37 mCARD_PCIE#_SATA <12,36>
+1.05V_M <9> PCH_JTAG_TRST# PCH_JTAG_TCK PCH_TRST
AE62 A12
<9> PCH_JTAG_TCK PCH_JTAG_TDI PCH_TCK SATA_IREF +PCH_ASATA3PLL
AD61 L11
<9> PCH_JTAG_TDI PCH_JTAG_TDO PCH_TDI RSVD
AE61 K10
<9> PCH_JTAG_TDO PCH_JTAG_TMS PCH_TDO RSVD SATA_COMP
AD62 JTAG C12
PCH_JTAG_TDI <9> PCH_JTAG_TMS PCH_TMS SATA_RCOMP SATA_ACT# +3.3V_RUN
2 1 @ RC300 AL11 U3
RC14 51_0402_5% 1 2 PM_TEST_RST AC4 RSVD SATALED SATA_ACT# <39> RPC18
PCH_JTAG_TDO +1.05V_M RSVD
2 1 AE63 5 4
10K_0402_5% <9> PCH_JTAG_JTAGX JTAGX <10> DGPU_PWROK
RC15 51_0402_5% AV2 6 3
2 1 PCH_JTAG_TMS RSVD <10,20> HDD_FALL_INT 7 2
<12> PCH_GPIO85 8 1
RC16 51_0402_5%
<12,23> 3.3V_TS_EN
2
2 1 PCH_JTAG_JTAGX
@ RC18 1K_0402_1% @ CC100 10K_8P4R_5%
1U_0402_6.3V6K
1
2 1 PCH_JTAG_TCK BDW-ULT-DDR3L_BGA1168
@ RC21 51_0402_5% 5 OF 19 SATA Impedance Compensation
+PCH_ASATA3PLL
SATA_COMP 1 2
3.01K_0402_1% RC17
HDA for Codec
CAD note:
1 PCH_AZ_SDOUT
2 Place the resistor within 500 mils of the PCH. Avoid
<21> PCH_AZ_CODEC_SDOUT
RC19 33_0402_5% routing next to clock pins.
1 2 PCH_AZ_SYNC
<21> PCH_AZ_CODEC_SYNC
RC20 33_0402_5%
A 1 2 PCH_AZ_RST# A
<21> PCH_AZ_CODEC_RST#
RC22 33_0402_5%
1 EMC@ 2 PCH_AZ_BITCLK
<21> PCH_AZ_CODEC_BITCLK
RC23 33_0402_5%
27P_0402_50V8J
DELL CONFIDENTIAL/PROPRIETARY
1
@EMC@
CC5
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (1/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
Reserve for EMI NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 6 of 53
5 4 3 2 1
5 4 3 2 1
+3.3V_RUN
+3.3V_ALW_PCH
@ UC1G BDW_ULT_DDR3L
2
LPC_LAD1 AW12 AP2 MEM_SMBCLK RPC14
<35,36> LPC_LAD1 LPC_LAD2 LAD1 SMBCLK MEM_SMBDATA MEM_SMBCLK
AY12 LPC AH1 1 8
<35,36> LPC_LAD2 LPC_LAD3 LAD2 SMBDATA MEM_SMBCLK MEM_SMBDATA
AW11 SMBUS AL2 6 1 2 7
<35,36> LPC_LAD3 LPC_LFRAME# LAD3 SML0ALERT/GPIO60 SML0_SMBCLK DDR_XDP_WAN_SMBCLK <9,18,19,20> SML1_SMBCLK
AV12 AN1 3 6
<35,36> LPC_LFRAME# LFRAME SML0CLK AK1 SML0_SMBDATA SML0_SMBCLK <28> QC1A SML1_SMBDATA 4 5
SML0DATA SML0_SMBDATA <28>
5
AU4 DMN66D0LDW-7_SOT363-6
SML1ALERT/PCHHOT/GPIO73 AU3 SML1_SMBCLK PCH_GPIO73 <9> 2.2K_0804_8P4R_5%
SML1CLK/GPIO75 AH3 SML1_SMBDATA SML1_SMBCLK <36> MEM_SMBDATA 3 4
PCH_SPI_CLK SML1DATA/GPIO74 SML1_SMBDATA <36> DDR_XDP_WAN_SMBDAT <9,18,19,20> SML0_SMBCLK
AA3 2 1
<27> PCH_SPI_CLK PCH_SPI_CS0# Y7 SPI_CLK AF2 PCH_CL_CLK1 QC1B 499_0402_1% RC33
PCH_SPI_CS1# Y4 SPI_CS0 CL_CLK AD2 PCH_CL_DATA1 PCH_CL_CLK1 <30> DMN66D0LDW-7_SOT363-6 SML0_SMBDATA 2 1
D D
PCH_SPI_CS2# SPI_CS1 CL_DATA PCH_CL_RST1# PCH_CL_DATA1 <30>
AC2 SPI C-LINK AF4 499_0402_1% RC34
<27> PCH_SPI_CS2# PCH_SPI_DO AA2 SPI_CS2 CL_RST PCH_CL_RST1# <30>
<27> PCH_SPI_DO PCH_SPI_DIN AA4 SPI_MOSI
<27> PCH_SPI_DIN PCH_SPI_DO2 SPI_MISO
Y6
PCH_SPI_DO3 AF1 SPI_IO2
SPI_IO3
+3.3V_SPI
+3.3V_SPI
1 2 SPI_PCH_DO2 CC6
RC29 1K_0402_5% BDW-ULT-DDR3L_BGA1168 1 2
1 2 SPI_PCH_DO3 7 OF 19
RC31 1K_0402_5% 64Mb Flash ROM 0.1U_0402_25V6
RPC11 UC2
SPI_PCH_CS0# @ RC35 1 2 0_0402_5% SPI_PCH_CS0#_R 1 8
SPI_PCH_DIN 1 8 SPI_DIN64 SPI_DIN64 2 /CS VCC 7 SPI_PCH_DO3_64
SPI_PCH_DO 2 7 SPI_DO64 SPI_PCH_DO2 RC38 1 2 33_0402_5% SPI_PCH_DO2_64 3 DO(IO1) /HOLD(IO3) 6 SPI_CLK64
SPI_PCH_CLK 3 6 SPI_CLK64 4 /WP(IO2) CLK 5 SPI_DO64
SPI_CLK32 SPI_CLK64 SPI_PCH_DO3 4 5 SPI_PCH_DO3_64 GND DI(IO0)
W25Q64FVSSIQ_SO8
33_0804_8P4R_5%
2
2
33_0402_5%
33_0402_5%
+3.3V_SPI
SOFTWARE TAA
RC61
@EMC@
RC62
@EMC@
VPRO@
VPRO@ CC7
RPC12 1 2
32Mb Flash ROM
1
33P_0402_50V8J
2
CC9
@EMC@
CC10
@EMC@
GND DI/IO0
W25Q32FVSSIQ_SO8
C C
CC8
2 1
15P_0402_50V8J
2
1M_0402_5%
PCIECLK for UMA
3
4
BDW_ULT_DDR3L
RC63
@ UC1F
YC2
24MHZ_12PF_X3G024000DC1H
1
2
C43 A25 XTAL24_IN CC11
<29> CLK_PCIE_MMI# C42 CLKOUT_PCIE_N0 XTAL24_IN B25 XTAL24_OUT 1 2 XTAL24_OUT_R 2 1
MMI ---> <29> CLK_PCIE_MMI U2 CLKOUT_PCIE_P0 XTAL24_OUT @ RC65 0_0402_5%
<12,29> MMICLK_REQ# PCIECLKRQ0/GPIO18 K21 15P_0402_50V8J
B41 RSVD M21
A41 CLKOUT_PCIE_N1 RSVD C26 CLK_BIASREF
RC66 1 2 10K_0402_5% PCH_GPIO19 Y5 CLKOUT_PCIE_P1 DIFFCLK_BIASREF
+3.3V_RUN PCIECLKRQ1/GPIO19 C35 MCP_TESTLOW1 +PCH_VCCACLKPLL
C41 CLOCK TESTLOW_C35 C34 MCP_TESTLOW2
+3.3V_RUN <28> CLK_PCIE_LAN# B42 CLKOUT_PCIE_N2 TESTLOW_C34 AK8 MCP_TESTLOW3 CLK_BIASREF 1 2
10/100/1G LAN ---> <28> CLK_PCIE_LAN AD1 CLKOUT_PCIE_P2 SIGNALS TESTLOW_AK8 AL8 MCP_TESTLOW4 3.01K_0402_1% RC69
<12,28> LANCLK_REQ# PCIECLKRQ2/GPIO20 TESTLOW_AL8
B38 AN15 PCI_CLK_LPC_0
<30> CLK_PCIE_WLAN# CLKOUT_PCIE_N3 CLKOUT_LPC_0 PCI_CLK_LPC_1 MCP_TESTLOW1
WLAN (NGFF1)---> C37 AP15 RC240 1 2 10K_0402_5%
<30> CLK_PCIE_WLAN CLKOUT_PCIE_P3 CLKOUT_LPC_1 MCP_TESTLOW2
RPC6 N1 RC241 1 2 10K_0402_5%
<12,30> WLANCLK_REQ# PCIECLKRQ3/GPIO21 MCP_TESTLOW3
4 5 B35 RC242 1 2 10K_0402_5%
3 6 PCH_GPIO69 <12> A39 CLKOUT_ITPXDP A35 MCP_TESTLOW4 RC243 1 2 10K_0402_5%
USH_DET# <12,27> <30> CLK_PCIE_WIGIG# CLKOUT_PCIE_N4 CLKOUT_ITPXDP_P
2 7 B39
1 8 CPUSB# <12> WGIG (NGFF1)---> <30> CLK_PCIE_WIGIG
U5 CLKOUT_PCIE_P4
LCD_CBL_DET# <12,23> <12,30> WIGIGCLK_REQ# PCIECLKRQ4/GPIO22
10K_8P4R_5% B37
<30> CLK_PCIE_SATA# CLKOUT_PCIE_N5
A37
B
HCA/PCIe cache (NGFF2)---> <30> CLK_PCIE_SATA
T2 CLKOUT_PCIE_P5
B
BDW-ULT-DDR3L_BGA1168
6 OF 19
PCB PCIE1 PCIE2 PCIE3 PCIE4 PCIE5 PCIE6 PCI_CLK_LPC_0 EMC@ RC72 1 2 22_0402_5%
CLK_PCI_SIO <35>
EMC@ RC74 1 2 22_0402_5%
CLK_PCI_MEC <36> JSPI1
H12 UMA SD card NA LOM WLAN WIGIG M2 3042 2 1 SPI_PCH_CS1# 1
(HCA & SATA-Cache) PCI_CLK_LPC_1 EMC@ RC67 1 2 22_0402_5% RC224 0_0402_5% PCH_SPI_CS1# 2 1
CLK_PCI_LPDEBUG <36> 2 1 SPI_PCH_DO 3 2
PCH_SPI_DO 3 support SPI TPM
EMC@ RC70 1 2 22_0402_5% RC225 0_0402_5% 4
H12 Entry SD card NA LOM WLAN WIGIG NA CLK_PCI_DOCK <34> 2 1 SPI_PCH_DIN
PCH_SPI_DIN
5
6
4
5
RC226 0_0402_5% LPC_0 LPC_1
2 1 SPI_PCH_CLK 7 6
RC227 0_0402_5% PCH_SPI_CLK 8 7
H14 DSC SD card NA LOM WLAN GPU WIGIG CLK_PCI_SIO 2 1 RC228
2 1
0_0402_5%
SPI_PCH_CS0#
PCH_SPI_CS0#
9
10
8
9 SIO DOCK
12P_0402_50V8J @EMC@ 2 1 SPI_PCH_DO2 11 10
PCH_SPI_DO2 11 MEC DEBUG
M2 3042 CC12 RC229 0_0402_5% 12
H14 UMA SD card NA LOM WLAN WIGIG (HCA & SATA-Cache) CLK_PCI_MEC 2 1
2 1 SPI_PCH_DO3
PCH_SPI_DO3
13
14
12
13
RC230 0_0402_5%
12P_0402_50V8J @EMC@ 15 14
+3.3V_SPI 15
CC13 16
H14D_En SD card NA LOM WLAN GPU WIGIG CLK_PCI_LPDEBUG 2 1 2
+3.3V_M
1
17
18
16
17
12P_0402_50V8J @EMC@ RC231 0_0402_5% 19 18
CC14 20 19
H14U_En SD card NA LOM WLAN WIGIG NA 20
21
CLK_PCI_DOCK 2 1 22 GND1
12P_0402_50V8J @EMC@ GND2
A
H15 DSC SD card NA LOM WLAN GPU WIGIG CC15 TYCO_2-2041070-0 A
CONN@
H15 UMA SD card NA LOM WLAN WIGIG M2 3042 Reserve for EMI
(HCA & SATA-Cache)
DELL CONFIDENTIAL/PROPRIETARY
H15D_En SD card NA LOM WLAN GPU WIGIG Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
H15U_En SD card NA LOM WLAN WIGIG NA BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number
CPU (2/12)
Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 7 of 53
5 4 3 2 1
5 4 3 2 1
BDW-ULT-DDR3L_BGA1168 BDW-ULT-DDR3L_BGA1168
3 OF 19 4 OF 19
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
CPU (3/12)
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 8 of 53
5 4 3 2 1
5 4 3 2 1
@ RC77 1 2 0_0402_5%
+3.3V_RUN
+3.3V_RUN
5
+3.3V_ALW_PCH It will cause floating situation before 3V_RUN coming of AND gate
XDP_DBRESET# 1 PCH_PLTRST# 1 +RTC_CELL
P
1 2 ME_SUS_PWR_ACK B 4 SYS_RESET# B 4PCH_PLTRST#_EC +3.3V_ALW2
O O PCH_PLTRST#_EC <27,30,35,36>
RC79 10K_0402_5% 2 1 ME_RESET# 2 2
A A
1
G
330K_0402_5%
1 2 SUSACK# @ RC80 8.2K_0402_5% @ UC4 UC5
2
RC81 10K_0402_5% 74AHC1G09GW_TSSOP5 TC7SH08FU_SSOP5~D @ RC304
5
2 SUS_STAT#/LPCPD#
RC78
1 100K_0402_5%
@ RC82 10K_0402_5% SIO_SLP_A# 1
P
B 4 PM_APWROK_R
2
+PCH_VCCDSW3_3 PM_APWROK 1 2 PM_APWROK_L 2 O
<36> PM_APWROK
1
A
G
@ RC26 0_0402_5% UC6
D +3.3V_ALW_PCH TC7SH08FU_SSOP5~D DSWODVREN D
3
RPC1
4 5 1 2
PCH_GPIO73 <7> <43> 1.05V_M_PWRGD
3 6 @ RC27 0_0402_5%
SIO_EXT_WAKE# <12,36>
2 7
PCH_PCIE_WAKE# PCH_GPIO46 <12>
1 8 @ RC219 1 2 0_0402_5%
<22> PLTRST_VMM2320#
@ RC87 1 2 0_0402_5%
DSWODVREN - ON DIE DSW VR ENABLE
<27> PLTRST_USH# PCH_PLTRST#
10K_8P4R_5% @ RC88 1 2 0_0402_5%
<29> PLTRST_MMI#
@ RC89 1 2 0_0402_5%
HIGH = ENABLED (DEFAULT)
<28> PLTRST_LAN#
LOW = DISABLED
1 2 PCH_RSMRST#_Q
RC91 47K_0402_5%
@ UC1H BDW_ULT_DDR3L
0.1U_0402_25V6
0.1U_0402_25V6
1 2 3
<6> PCH_JTAG_TDO 1A 1B
RC98 0_0402_5% JXDP1
1
@ CC18
@ CC19
CXDP@ 1 2
RUNPWROK 1 CPU_XDP_PREQ# 3 GND0 GND1 4 CFG17
1OE OBSFN_A0 OBSFN_C0 CFG17 <13>
CPU_XDP_PRDY# 5 6 CFG16 CFG16 <13>
2
PCH_JTAG_TDI 1 2 TDI_XDP_R 5 6 CPU_XDP_TDI 7 OBSFN_A1 OBSFN_C1 8
<6> PCH_JTAG_TDI 2A 2B GND2 GND3
RC99 0_0402_5% <13> CFG0 CFG0 9 10 CFG8 CFG8 <13>
CXDP@ CFG1 11 OBSDATA_A0 OBSDATA_C0 12 CFG9
<13> CFG1 OBSDATA_A1 OBSDATA_C1 CFG9 <13>
RUNPWROK 4 13 14
2OE CFG2 15 GND4 GND5 16 CFG10
<13> CFG2 OBSDATA_A2 OBSDATA_C2 CFG10 <13>
PCH_JTAG_TMS 9 8 CPU_XDP_TMS CFG3 17 18 CFG11
<6> PCH_JTAG_TMS 3A 3B <13> CFG3 OBSDATA_A3 OBSDATA_C3 CFG11 <13>
19 20
Place near JXDP1 XDP_OBS0_R 21 GND6 GND7 22 CFG19
OBSFN_B0 OBSFN_D0 CFG19 <13>
RUNPWROK 10 XDP_OBS1_R 23 24 CFG18
3OE OBSFN_B1 OBSFN_D1 CFG18 <13>
25 26
TRST#_XDP 12 11 CPU_XDP_TRST# CFG4 27 GND8 GND9 28 CFG12
4A 4B <13> CFG4 OBSDATA_B0 OBSDATA_D0 CFG12 <13>
<13> CFG5 CFG5 29 30 CFG13 CFG13 <13>
31 OBSDATA_B1 OBSDATA_D1 32
RC5 need to close to JCPU1 GND10 GND11
RUNPWROK 13 7 <13> CFG6 CFG6 33 34 CFG14 CFG14 <13>
<35,36> RUNPWROK 4OE GND OBSDATA_B2 OBSDATA_D2
RC102 1 2 1K_0402_5% <13> CFG7 CFG7 35 36 CFG15 CFG15 <13>
<15> H_VCCST_PWRGD OBSDATA_B3 OBSDATA_D3
15 CXDP@ 37 38
GND PAD H_CPUPWRGD @ RC103 1 2 1K_0402_5% H_VCCST_PWRGD_XDP 39 GND12 GND13 40
SIO_PWRBTN# 41 PWRGOOD/HOOK0 ITPCLK/HOOK4 42
43 HOOK1 ITPCLK#/HOOK5 44
74CBTLV3126BQ_DHVQFN14_2P5X3 VCC_OBS_AB VCC_OBS_CD XDP_RST#_R PCH_PLTRST#_EC
45 46 2 1
<15> CPU_PWR_DEBUG# SYS_PWROK HOOK2 RESET#/HOOK6 XDP_DBRESET#
reference Shark Bay ULT Validation Customer Debug Port 47 48 RC106 1K_0402_5%
49 HOOK3 DBR#/HOOK7 50 CXDP@
Implementation Requirement Rev 1.0 51 GND14 GND15 52 TDO_XDP
CPU_XDP_TRST# <7,18,19,20> DDR_XDP_WAN_SMBDAT SDA TD0 TRST#_XDP
2 1 53 54
<6> PCH_JTAG_TRST# <7,18,19,20> DDR_XDP_WAN_SMBCLK SCL TRST# PCH_JTAG_TDI
0_0402_5% RC109 CXDP@ 55 56
<6> PCH_JTAG_TCK CPU_XDP_TCLK TCK1 TDI PCH_JTAG_TMS
57 58
+1.05V_VCCST 2 1 CPU_XDP_TCLK 59 TCK0 TMS 60 CFG3_R 1 2 CFG3
<6> PCH_JTAG_JTAGX GND16 GND17
0_0402_5% RC112 CXDP@ RC113 1K_0402_5%
1 2 H_CATERR# SAMTE_BSH-030-01-L-D-A CONN@ CXDP@ +1.05V_RUN
@ RC114 49.9_0402_1% 2 1 TDO_XDP
1 2 H_PROCHOT# 0_0402_5% RC115 @
B RC116 62_0402_5% TDO_XDP 2 1 B
PCH_JTAG_TDO 2 1 TDI_XDP_R +3.3V_ALW_PCH 51_0402_5% @ RC117
0_0402_5% RC118 @
2
PCH_JTAG_TCK 2 CPU_XDP_TCLK
1K_0402_5%
1
RC120
CXDP@
0_0402_5% RC119 @
0.1U_0402_25V6
1
1
@EMC@
1
SYS_PWROK
CC21 CXDP@
CC20
0.1U_0402_25V6
22P_0402_50V8J
2
2
1
@ CC22
@ UC1B BDW_ULT_DDR3L
2
EMI request add D61
H_CATERR# K61 PROC_DETECT MISC
PECI_EC N62 CATERR J62 CPU_XDP_PRDY#
<36> PECI_EC PECI PRDY K62 CPU_XDP_PREQ# Place near JXDP1.47 +3.3V_RUN
PREQ E60 CPU_XDP_TCLK
PROC_TCK E61 CPU_XDP_TMS
H_CPUPWRGD 1 2 H_PROCHOT#_R K63 JTAG PROC_TMS E59 CPU_XDP_TRST# XDP_DBRESET# 2 1 RC122
<36,45,46> H_PROCHOT# PROCHOT PROC_TRST CPU_XDP_TDI
RC121 56_0402_5% THERMAL F63 1K_0402_5%
PROC_TDI CPU_XDP_TDO
10K_0402_5%
100P_0402_50V8J
F62
1
PROC_TDO +1.05V_RUN
@EMC@
H_CPUPWRGD
RC123
CC83
1 C61
PROCPWRGD PWR CPU_XDP_TMS 2 1 @ RC124
J60 XDP_OBS0_R 51_0402_5%
BPM#0 H60 XDP_OBS1_R CPU_XDP_TDI 2 1 @ RC125
2
D D
@ UC1A BDW_ULT_DDR3L
BDW-ULT-DDR3L_BGA1168
1 OF 19
+3.3V_RUN
RPC15
5 4
6 3 CAM_MIC_CBL_DET# <12,23> @ UC1I BDW_ULT_DDR3L +3.3V_RUN
7 2 GPU_GC6_FB_EN <12>
8 1 RPC2
3.3V_TP_EN <12> CPU_DPB_CTRLDAT 1 8
10K_8P4R_5% CPU_DPB_CTRLCLK 2 7
EDP_BIA_PWM B8 B9 CPU_DPB_CTRLCLK CPU_DPC_CTRLCLK 3 6
<23> EDP_BIA_PWM PANEL_BKLEN A9 EDP_BKLCTL DDPB_CTRLCLK C9 CPU_DPB_CTRLDAT CPU_DPB_CTRLCLK <24> CPU_DPC_CTRLDAT 4 5
<23> PANEL_BKLEN ENVDD_PCH C6 EDP_BKLEN eDP SIDEBAND DDPB_CTRLDATA D9 CPU_DPC_CTRLCLK CPU_DPB_CTRLDAT <24>
<23,36> ENVDD_PCH EDP_VDDEN DDPC_CTRLCLK D11 CPU_DPC_CTRLDAT 2.2K_0804_8P4R_5%
DDPC_CTRLDATA
U6 RPC20
<12,27> CONTACTLESS_DET# P4 PIRQA/GPIO77 C5 CPU_DPB_AUX# CPU_DPB_AUX# 1 8
1 2 ENVDD_PCH <6> DGPU_PWROK N4 PIRQB/GPIO78 DDPB_AUXN B6 CPU_DPC_AUX# CPU_DPB_AUX 2 7
<6,20> HDD_FALL_INT N2 PIRQC/GPIO79 DISPLAY DDPC_AUXN B5 CPU_DPB_AUX CPU_DPC_AUX# <25> CPU_DPC_AUX 3 6
@ RC139 100K_0402_5%
2 1 PCH_GPIO53 <12> PCH_GPIO80 AD4 PIRQD/GPIO80 DDPB_AUXP A6 CPU_DPC_AUX CPU_DPC_AUX# 4 5
@ T16 PAD~D PME DDPC_AUXP CPU_DPC_AUX <25>
@ RC140 1K_0402_5% PCIE
U7 100K_0804_8P4R_5%
<12> TOUCHPAD_INTR# L1 GPIO55
<12> PCH_GPIO52 L3 GPIO52 C8 DPB_HPD
R5 GPIO54 DDPB_HPD A8 DPC_HPD DPB_HPD <24>
PCH_GPIO53 L4 GPIO51 DDPC_HPD D6 EDP_CPU_HPD DPC_HPD <25>
B GPIO53 EDP_HPD EDP_CPU_HPD <23> EDP_CPU_HPD B
100K_0402_5% 2 1 RC141
BDW-ULT-DDR3L_BGA1168
9 OF 19
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (5/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 10 of 53
5 4 3 2 1
5 4 3 2 1
PCIE_PRX_GLANTX_N3 G11
PETP5_L3 USB2P7 USBP7+ <30> -----> WWAN H14U_En NA
<28> PCIE_PRX_GLANTX_N3 PCIE_PRX_GLANTX_P3 F11 PERN3 G20
<28> PCIE_PRX_GLANTX_P3 PERP3 USB3RN1 H20 USB3RN1 <31>
10/100/1G LAN --->
<28> PCIE_PTX_GLANRX_N3
PCIE_PTX_GLANRX_N3
PCIE_PTX_GLANRX_P3
C29
B30 PETN3 PCIE USB
USB3RP1
C33
USB3RP1 <31>
-----> Ext USB3 Port 1 H15 DSC WWAN
C <28> PCIE_PTX_GLANRX_P3 PETP3 USB3TN1 B34 USB3TN1 <31> C
PCIE_PRX_WLANTX_N4 F13 USB3TP1 USB3TP1 <31>
<30>
<30>
PCIE_PRX_WLANTX_N4
PCIE_PRX_WLANTX_P4
PCIE_PRX_WLANTX_P4 G13 PERN4
PERP4 USB3RN2
E18
USB3RN2 <32>
H15 UMA WWAN
F18
WLAN (Mini Card 2)---> PCIE_PTX_WLANRX_N4 B29 USB3RP2 USB3RP2 <32>
<30> PCIE_PTX_WLANRX_N4 PCIE_PTX_WLANRX_P4 A29 PETN4 B33 -----> Ext USB3 Port 2 charge
<30> PCIE_PTX_WLANRX_P4
PCIE_PRX_MMITX_N1
PETP4 USB3TN2
USB3TP2
A33 USB3TN2
USB3TP2
<32>
<32>
H15D_En NA
G17
<29> PCIE_PRX_MMITX_N1 PCIE_PRX_MMITX_P1 F17 PERN1/USB3RN3
<29> PCIE_PRX_MMITX_P1 PERP1/USB3RP3
MMI -->
<29> PCIE_PTX_MMIRX_N1
PCIE_PTX_MMIRX_N1
PCIE_PTX_MMIRX_P1
C30
C31 PETN1/USB3TN3 AJ10
H15U_En NA
USBRBIAS
<29> PCIE_PTX_MMIRX_P1 PETP1/USB3TP3 USBRBIAS AJ11
F15 USBRBIAS AN10
<31> USB3RN4 G15 PERN2/USB3RN4 RSVD AM10
<31> USB3RP4 PERP2/USB3RP4 RSVD
B31
<31> USB3TN4 A31 PETN2/USB3TN4 +PCH_VCCDSW3_3
<31> USB3TP4 PETP2/USB3TP4 AL3
OC0/GPIO40 AT1 USB_OC0# <12,31> -----> USB Port0 (JUSB1) +3.3V_ALW_PCH
OC1/GPIO41 AH2 USB_OC1# <12,32> -----> USB Port1 (JUSB3)
E15 OC2/GPIO42 AV3 USB_OC2# <12,31> -----> USB Port3 (JUSB2)
E13 RSVD OC3/GPIO43 USB_OC3# <12>
RPC19
RC149 1 2 3.01K_0402_1% PCH_PCIE_RCOMP A27 RSVD 4 5
+PCH_AUSB3PLL PCIE_RCOMP <12> PCH_GPIO9
B27 3 6
PCIE_IREF 2 7
<7> PCH_SMB_ALERT# 1 8
<9> PCH_BATLOW#
10K_8P4R_5%
BDW-ULT-DDR3L_BGA1168
11 OF 19
B B
USBRBIAS
22.6_0402_1%
1
RC152
H12 UMA SD card NA LOM WLAN WIGIG M2 3042
(HCA & SATA-Cache)
2
H12 Entry SD card NA LOM WLAN WIGIG NA
CAD NOTE:
Route single-end 50-ohms and max 500-mils length.
H14 DSC SD card NA LOM WLAN GPU WIGIG Avoid routing next to clock pins or under stitching capacitors.
Recommended minimum spacing to other signal traces is 15
mils.
H14 UMA SD card NA LOM WLAN WIGIG M2 3042
(HCA & SATA-Cache)
A
H15 DSC SD card NA LOM WLAN GPU WIGIG A
+PCH_VCCDSW3_3
2 1 LAN_WAKE#
RC153 10K_0402_5% +1.05V_VCCST
2 1 PM_LANPHY_ENABLE
@ RC92 10K_0402_5% H_THERMTRIP# 2 1
1K_0402_5% RC25
+3.3V_RUN
D D
2 1 MPHYP_PWR_EN +3.3V_RUN
RC155 100K_0402_5%
2 1 SIO_EXT_SCI#
RC156 100K_0402_5% RPC17
5 4
<6> MPCIE_RST# 6 3
<6,20> HDD_DET# 7 2
BDW_ULT_DDR3L <7,29> MMICLK_REQ# PCH_GPIO76
@
UC1J 8 1
10K_8P4R_5%
CPPE# 2 1
PCH_GPIO76 P1 D60 H_THERMTRIP#_R @ 0_0402_5%2 1 RC161 100K_0402_5% RC160
SIO_EXT_WAKE# AU2 BMBUSY/GPIO76 THRMTRIP V4 SIO_RCIN# H_THERMTRIP# <36> FFS_INT2 2 1
<9,36> SIO_EXT_WAKE# AM7 GPIO8 RCIN/GPIO82 T4 IRQ_SERIRQ SIO_RCIN# <36>
100K_0402_5% RC158
<28> PM_LANPHY_ENABLE HOST_ALERT1_R_N AD6 LAN_PHY_PWR_CTRL/GPIO12 CPU/ SERIRQ AW15 PCH_OPI_COMP IRQ_SERIRQ <35,36> PCH_GPIO67 2 1
PCH_GPIO16 Y1 GPIO15 MISC PCH_OPI_RCOMP AF20 10K_0402_5% RC163
TPM_PIRQ# T3 GPIO16 RSVD AB21 PCH_GPIO68 2 1
<27> TPM_PIRQ# AD5 GPIO17 RSVD 10K_0402_5% RC164
LAN_WAKE# AN5 GPIO24
<28,36> LAN_WAKE# AD7 GPIO27 RPC16
PCH_NFC_RST for Goliad NFC_IRQ AN3 GPIO28 TOUCH_PANEL_INTR# 5 4
GPIO26 R6 GC6_EVENT#_Q 6 3
MEDIACARD_RST# AG6 GSPI0_CS/GPIO83 L6 <7,30> WLANCLK_REQ# 7 2
PCH_GPIO57 AP1 GPIO56 GSPI0_CLK/GPIO84 N6 GPU_GC6_FB_EN <10> <10> PCH_GPIO80 8 1
SLATE_MODE AL4 GPIO57 GSPI0_MISO/GPIO85 L8 BBS_BIT PCH_GPIO85 <6> <10> PCH_GPIO52
PCH_GPIO59 AT5 GPIO58 GSPI0_MOSI/GPIO86 R7 PCH_GPIO87 @ T109 PAD~D
10K_8P4R_5%
+PCH_VCCDSW3_3 PCH_GPIO44 AK4 GPIO59 GPIO GSPI1_CS/GPIO87 L5 3.3V_TP_EN
MEDIACARD_IRQ# AB6 GPIO44 GSPI1_CLK/GPIO88 N7 3.3V_TP_EN <10>
RPC3
<29> MEDIACARD_IRQ# DIMM_DET U4 GPIO47 GSPI1_MISO/GPIO89 K2 3.3V_TS_EN <6,23> SIO_RCIN# 5 4
C +3.3V_ALW_PCH PCH_GPIO49 Y3 GPIO48 GSPI_MOSI/GPIO90 J1 CPPE# 3.3V_HDD_EN <20> 6 3 C
@ T22 PAD~D TOUCH_PANEL_INTR# P3 GPIO49 UART0_RXD/GPIO91 K3 <6,35> SATA2_PCIE6_L1 7 2
<23> TOUCH_PANEL_INTR# MPHYP_PWR_EN Y2 GPIO50 UART0_TXD/GPIO92 J2 CPUSB# <7> <10> TOUCHPAD_INTR# 8 1
+3.3V_RUN
<38> MPHYP_PWR_EN KB_DET# AT3 HSIOPC/GPIO71 SERIAL IO UART0_RTS/GPIO93 G1 <9,35,36> CLKRUN#
<37> KB_DET# PCH_GPIO14 AH4 GPIO13 UART0_CTS/GPIO94 K4
RPC10 @T21 PAD~D 10K_8P4R_5%
4 5 3.3V_CAM_EN# AM4 GPIO14 UART1_RXD/GPIO0 G2 FFS_INT2
3 6 SLATE_MODE USB_OC0# <11,31> <23> 3.3V_CAM_EN# SIO_EXT_SMI# AG5 GPIO25 UART1_TXD/GPIO1 J3 LCD_CBL_DET# FFS_INT2 <20>
RPC4
2 7 <36> SIO_EXT_SMI# AG3 GPIO45 UART1_RST/GPIO2 J4 LCD_CBL_DET# <7,23> 5 4
1 8 MEDIACARD_RST# AC_PRESENT <9,36> <9> PCH_GPIO46 GPIO46 UART1_CTS/GPIO3 F2 PCH_GPIO4 <7,30> WIGIGCLK_REQ# IRQ_SERIRQ 6 3
AM3 I2C0_SDA/GPIO4 F3 PCH_GPIO5 7 2
<11> PCH_GPIO9 PCH_GPIO10 AM2 GPIO9 I2C0_SCL/GPIO5 G4 PCH_GPIO6 <10,27> CONTACTLESS_DET# GC6_EVENT#_Q 8 1
10K_8P4R_5% @ T27 PAD~D
P2 GPIO10 I2C1_SDA/GPIO6 F1 PCH_GPIO7
<30> mSATA_DEVSLP C4 DEVSLP0/GPIO33 I2C1_SCL/GPIO7 E3
RPC5 10K_8P4R_5%
4 5 PCH_GPIO44 L2 SDIO_POWER_EN/GPIO70 SDIO_CLK/GPIO64 F4 USH_DET# <7,27>
3 6 <20> HDD_DEVSLP SIO_EXT_SCI# N5 DEVSLP1/GPIO38 SDIO_CMD/GPIO65 D3 PCH_GPIO66 CAM_MIC_CBL_DET# <10,23>
RPC8
2 7 USB_OC2# <11,31> <36> SIO_EXT_SCI# SPKR V2 DEVSLP2/GPIO39 SDIO_D0/GPIO66 E4 PCH_GPIO67 PCH_GPIO6 1 8
1 8 PCH_GPIO16 LANCLK_REQ# <7,28> <21> SPKR SPKR/GPIO81 SDIO_D1/GPIO67 C3 PCH_GPIO68 PCH_GPIO7 2 7
SDIO_D2/GPIO68 E2 PCH_GPIO4 3 6
10K_8P4R_5% SDIO_D3/GPIO69 PCH_GPIO69 <7> PCH_GPIO5 4 5
1
1K_0402_5%
10K_0402_5%
3.3V_CAM_EN#
@ RC176
@ RC302
2 1
RC174 100K_0402_5%
2 1 NFC_IRQ +3.3V_ALW_PCH +3.3V_RUN
RC175 100K_0402_5%
2
2 1 MPHYP_PWR_EN
1
1
PCH_GPIO66 DIMM_DET
1K_0402_5%
1K_0402_5%
@ RC171 10K_0402_5%
RC179
@ RC180
1
PCH_OPI_COMP
1K_0402_5%
10K_0402_5%
1 2
@ RC181
49.9_0402_1% RC178
RC303
2
HOST_ALERT1_R_N SPKR
2
TOP-BLOCK SWAP OVERRIDE DIMM Detect TLS CONFIDENTIALITY No Reboot on TCO Timer expiration
HIGH ENABLE HIGH 1 DIMM HIGH ENABLE HIGH ENABLE
LOW(DEFAULT) DISABLE LOW 2 DIMM LOW(DEFAULT) DISABLE LOW(DEFAULT) DISABLE
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (7/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 12 of 53
5 4 3 2 1
5 4 3 2 1
D D
@
UC1S BDW_ULT_DDR3L CFG0
1
1K_0402_1%
@ RC183
CFG0 AC60 AV63 PAD~D T28@
<9> CFG0 AC62 CFG0 RSVD_TP AU63 PAD~D T29@
CFG1
<9> CFG1
2
AC63 CFG1 RSVD_TP
<9> CFG2 AA63 CFG2
<9> CFG3 CFG4 AA60 CFG3 C63 PAD~D T30@
<9> CFG4 Y62 CFG4 RSVD_TP C62 PAD~D T31@
<9> CFG5 Y61 CFG5 RSVD_TP B43
<9> CFG6 Y60 CFG6 RSVD
<9> CFG7
CFG8 V62 CFG7 A51 PAD~D T33@ EAR-STALL/NOT STALL RESET SEQUENCE AFTER PCU PLL IS LOCKE
<9> CFG8 CFG9 V61 CFG8 RSVD_TP B51 PAD~D T34@
<9> CFG9 CFG10 V60 CFG9 RSVD_TP
<9> CFG10 U60 CFG10 L60 PAD~D T35@ 1:(Default) Normal Operation; No stall
<9> CFG11 T63 CFG11 RSVD_TP CFG0
<9> CFG12 T62 CFG12 RESERVED N60 0:Lane Reversed
<9> CFG13 T61 CFG13 RSVD
C <9> CFG14 T60 CFG14 W23 C
<9> CFG15 CFG15 RSVD Y22
AA62 RSVD AY15 PROC_OPI_RCOMP
<9> CFG16 U63 CFG16 PROC_OPI_RCOMP CFG1
<9> CFG18 AA61 CFG18 AV62
<9> CFG17 U62 CFG17 RSVD D58
<9> CFG19 CFG19 RSVD
1
1K_0402_1%
CFG_RCOMP
@ RC184
V63 P22
CFG_RCOMP VSS N21
A5 VSS
RSVD P20
2
E1 RSVD R20
D1 RSVD RSVD
J20 RSVD
H18 RSVD
TDI_IREF B12 RSVD
TD_IREF
PCH/PCH LESS MODE SELECTION
BDW-ULT-DDR3L_BGA1168
19 OF 19
1:(Default) Normal Operation
CFG1
0:Lane Reversed
2 1 CFG_RCOMP
RC185 49.9_0402_1%
1 2 TDI_IREF PROC_OPI_RCOMP 1 2
RC186 8.2K_0402_1% 49.9_0402_1% RC187
B B
CFG10 CFG9 CFG8 CFG4
1
1
1
1K_0402_1%
1K_0402_1%
@ RC189
1K_0402_1%
1K_0402_5%
@ RC188
@ RC190
RC191
2
2
2
SAFE MODE BOOT NO SVID PROTOCOL CAPABLE VR CONNECTED ALLOW THE USE OF NOA ON LOCKED UNITS Display Port Presence Strap
1: POWER FEATURES ACTIVATED DURING 1: VRS support SVID protocol are present 1: Enable(Default): Noa will be disable in
RESET locked units and enable in un-locked 1 : Disabled; No Physical Display Port
0:No VR support SVID is present attached to Embedded Display Port
CFG10 CFG9 The chip will not generate(OR Respond to) CFG8 units CFG4
0: POWER FEATURES (ESPECIALLY CLOCK 0: Enable Noa will be available pegardless of
GATINE ARE NOT ACTIVATED SVID activity the locking of the unit 0 : Enabled; An external Display Port device is
connected to the Embedded Display Port
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (8/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 13 of 53
5 4 3 2 1
5 4 3 2 1
D D
2
1 1
0_0402_5% @ RC192
@ UC1Q BDW_ULT_DDR3L
@ UC1R BDW_ULT_DDR3L
N23
RSVD R23
RSVD T23
AT2 RSVD
RSVD U10
AU44 RSVD
AV44 RSVD
B RSVD B
D15
RSVD AL1
RSVD AM11
RSVD AP7
F22 RSVD
RSVD AU10
H22 RSVD
RSVD AU15
J21 RSVD
RSVD AW14
RSVD AY14
RSVD
BDW-ULT-DDR3L_BGA1168
18 OF 19
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (9/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 14 of 53
5 4 3 2 1
5 4 3 2 1
ESD Request
+1.05V_RUN +VCCIO_OUT
+VCC_CORE +1.35V_MEM
2 1
@ RC196 0_0603_5% 1 2
@EMC@ CC23 22U_0603_6.3V6M
+1.05V_RUN +1.35V_MEM
RESISTOR STUFFING OPTIONS ARE
VDDQ DECOUPLING
+1.05V_RUN +VCC_CORE
PROVIDED FOR TESTING PURPOSES
1
150_0402_5%
2.2U_0402_6.3V6M
2.2U_0402_6.3V6M
2.2U_0402_6.3V6M
2.2U_0402_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1 2
RC197
D @EMC@ CC79 22U_0603_6.3V6M D
1
@ CC25
@ CC26
@ CC30
@ CC33
CC27
CC28
CC29
CC31
CC32
CC34
1 2
@EMC@ CC84 22U_0603_6.3V6M
2
CPU_PWR_DEBUG# +1.05V_RUN +3.3V_RUN
1 2
1
10K_0402_5%
H_VCCST_PWRGD
2
+1.05V_VCCST
1
@EMC@
1
+VCC_CORE
10K_0402_5%
@ RC199
2 CC24 @ UC1L BDW_ULT_DDR3L
100P_0402_50V8J
L59 C36
+1.35V_MEM J58 RSVD VCC C40
2
RSVD VCC C44
H_VR_EN 2 1 H_VR_READY AH26 VCC C48
1.5K_0402_5% RC201 AJ31 VDDQ VCC C52
AJ33 VDDQ VCC C56
AJ37 VDDQ VCC E23
+1.05V_VCCST AN33 VDDQ VCC E25
AP43 VDDQ VCC E27
AR48 VDDQ VCC E29
VDDQ VCC
2
+3.3V_ALW
1K_0402_5%
AY35 E31
VDDQ VCC
RC202
C AY40 E33 C
UC8 AY44 VDDQ VCC E35
1 5 1 2 AY50 VDDQ VCC E37
NC VCC @ CC35 0.1U_0402_25V6 VDDQ VCC E39
1
2 F59 VCC E41
<9,36> RESET_OUT# A H_VCCST_PWRGD +VCC_CORE VCC VCC
4 N58 E43
3 Y AC58 RSVD VCC E45
GND RSVD VCC E47
74AUP1G07GW_TSSOP5 VCCSENSE E63 VCC E49
AB23 VCC_SENSE VCC E51
A59 RSVD VCC E53
+VCCIO_OUT VCCIO_OUT VCC
E20 E55
+VCCIOA_OUT VCCIOA_OUT VCC
AD23 E57
AA23 RSVD VCC F24
AE59 RSVD VCC F28
RSVD VCC F32
+1.05V_VCCST H_CPU_SVIDALRT# L62 VCC F36
SVID ALERT <45> VIDSCLK
VIDSCLK
VIDSOUT
N63
L63
VIDALERT
VIDSCLK
VIDSOUT
HSW ULT POWER VCC
VCC
VCC
F40
F44
H_VCCST_PWRGD B59 F48
<9> H_VCCST_PWRGD VCCST_PWRGD VCC
1
H_VR_EN
75_0402_1%
F60 F52
<45> H_VR_EN H_VR_READY VR_EN VCC
RC204
C59 F56
CAD Note: Place the PU resistors close to CPU <45> H_VR_READY VR_READY VCC G23
RC204 close to CPU 300 - D63 VCC G25
1500mils H59 VSS VCC G27
<9> CPU_PWR_DEBUG#
2
AA59 G45
RSVD VCC
1
AE60 G47
CAD Note: Place the PU resistors close to CPU RSVD VCC
RC208
AC59 G49
RC208close to CPU 300 - 1500mils AG58 RSVD VCC G51
U59 RSVD VCC G53
V59 RSVD VCC G55
2
BDW-ULT-DDR3L_BGA1168
12 OF 19
+1.05V_RUN +1.05V_VCCST
PJP23
2
1 2
22U_0603_6.3V6M
VCCSENSE PAD-OPEN1x1m
<45> VCCSENSE
1U_0402_6.3V6K
1
@
CC36
CC37
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (10/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 15 of 53
5 4 3 2 1
5 4 3 2 1
+1.05V_M +1.05V_RUN
+1.05V_MODPHY +1.05V_MODPHY_PCH
PJP35
1 2
330U_D3_2.5VY_R6M
330U_2.5V_M
@EMC@ CC41
330U_2.5V_M
@EMC@ CC42
1 1
1
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
@ CC39
PAD-OPEN1x1m
+ + +
CC40 place near K9;
1
@ CC43
CC44 place near L10
CC44
CC40
2
2 2
CC43 place near M9
2
D
VCCHSIO D
S0 Iccmax = 1.838A
+RTC_CELL
0.1U_0402_10V7K
0.1U_0402_10V7K
1U_0402_6.3V6K
+PCH_AUSB3PLL BDW_ULT_DDR3L
@
UC1M
1
@
LC1
CC48
CC49
CC50
1 2 +1.05V_MODPHY_PCH
K9
2.2UH_LQM2MPN2R2NG0L_30% +1.05V_RUN L10 VCCHSIO
2
VCCHSIO
22U_0603_6.3V6M
22U_0603_6.3V6M M9
VCCHSIO
1
CC47
1U_0402_6.3V6K
P9 AG10
CC47 place near B18 +PCH_AUSB3PLL
B18 VCC1_05 VCCRTC AE7 +DCPRRTC 1 2
2
VCCUSB3PLL DCPRTC
@ CC53
B11 CC52 0.1U_0402_10V7K
VCCUSB3PLL +PCH_ASATA3PLL VCCSATA3PLL +3.3V_M
S0 Iccmax = 41mA
2
Y20 SPI Y8 CC54 place near Y8
RSVD VCCSPI
0.1U_0402_10V7K
AA21 OPI
W21 VCCAPLL
+V1.05S_APLLOPI VCCAPLL
@ CC54
AG14 +1.05V_M
VCCASW AG13
VCCASW +1.05V_RUN
CC59 and CC60 place near
2
+1.05V_MODPHY +PCH_ASATA3PLL +3.3V_ALW_PCH J13 USB3
DCPSUS3 J11; CC58 place near AE8 +PCH_VCCDSW
LC2 J11 2 1
1 2 VCC1_05 H11 RC211 5.11_0402_1%
VCC1_05 +1.05V_M
10U_0603_6.3V6M
2.2UH_LQM2MPN2R2NG0L_30% CC57 place near AH14 AH14 HDA H15
+PCH_VCCDSW_R
VCCHDA VCC1_05
22U_0603_6.3V6M
22U_0603_6.3V6M
1U_0402_6.3V6K
1U_0402_6.3V6K
AE8
VCC1_05
1
0.1U_0402_10V7K
CC59
AF22
CC56 place near B11 VCC1_05
1
+PCH_VCCDSW
22U_0603_6.3V6M
CC58
CC60
AH13 VRM AG19
DCPSUS2 DCPSUSBYP
1
+3.3V_ALW_PCH
CC55
CC56
1U_0402_6.3V6K
CORE AG20
VCCSATA3PLL
2
DCPSUSBYP
1
CC57
AE9 CC61 CC62 place near AE9
2
VCCASW
S0 Iccmax = 42mA
CC61
@
AF9
2
VCCASW
CC62
CC63 place near AC9 AC9 AG8
CC65 place near AG19
2
AA9 VCCSUS3_3 GPIO/LPC
VCCASW AD10
22U_0603_6.3V6M +3.3V_RUN VCCSUS3_3 DCPSUS1
1U_0402_6.3V6K
AH10 AD8
C +PCH_VCCDSW3_3 VCCDSW3_3 DCPSUS1 C
V8
VCC3_3
1
+3.3V_RUN
CC63
CC64 place near V8 W9
VCC3_3
1
2013/06/10 refer 6L_WP chnage to +3.3V_M, 6/14 change back J15
VCCTS1_5 +1.5V_RUN
22U_0603_6.3V6M
0.1U_0402_10V7K
CC65
THERMAL SENSOR K14
2
VCC3_3
1
K16
2
VCC3_3
1
+1.05V_RUN +V1.05S_APLLOPI CC64
2013/06/10 refer 6L_WP chnage to float,6/14 change back
+3.3V_RUN
CC66
LC3
2
1 2 +1.05V_RUN J18
+PCH_VCC1P05
2
2.2UH_LQM2MPN2R2NG0L_30% K19 VCCCLK SERIAL IO U8
VCCCLK VCCSDIO CC69 place near U8
100U_1206_6.3V6M
1U_0402_6.3V6K
1U_0402_6.3V6K
A20 T9
+PCH_VCCACLKPLL VCCACLKPLL VCCSDIO
J17
CC68 place near AA21 VCCCLK
1
1
+PCH_RTC_VCCSUS3_3 +3.3V_ALW_PCH
1U_0402_6.3V6K
1U_0402_6.3V6K
CC70 close to Pin J17 R21
VCCCLK
CC67
CC68
CC69
CC71 close to Pin R21 T21 LPT LP POWER
VCCAPLL VCCCLK
1
1
K18 SUS OSCILLATOR AB8 2 1
2
2
RSVD DCPSUS4
S0 Iccmax = 57mA
CC70
CC71
M20 0_0402_5% RC212 @
V21 RSVD +1.05V_RUN
2
1U_0402_6.3V6K
USB2 AG17 2 1
VCC1_05
1U_0402_6.3V6K
0_0402_5% RC213 @
CC72
1
CC73
CC73 place near AH11
2
BDW-ULT-DDR3L_BGA1168
2
13 OF 19
+PCH_VCCDSW3_3 +PCH_VCCDSW VCCSUS3_3
1 2
+1.05V_RUN +PCH_VCC1P05
S0 Iccmax = 63mA
LC4
1 2
@ CC97 .47U_0402_10V6K 2.2UH_LQM2MPN2R2NG0L_30%
100U_1206_6.3V6M
1U_0402_6.3V6K
1
CC77
CC78
1U_0402_6.3V6K
1U_0402_6.3V6K
1
CC81
CC82
1
@ CC80
VCCDSW3_3 VCCACLKPLL
2
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (11/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 16 of 53
5 4 3 2 1
5 4 3 2 1
D D
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (12/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 17 of 53
5 4 3 2 1
5 4 3 2 1
<8> DDR_A_DQS#[0..7]
<8> DDR_A_D[0..63]
H=4mm
<8> DDR_A_DQS[0..7] +DIMM1_VREF_DQ +1.35V_MEM
Reverse Type +1.35V_MEM
JDIMM1
<8> DDR_A_MA[0..15] 1 2
VREF_DQ VSS DDR_A_D9
2.2U_0402_6.3V6M
3 4
DDR_A_D13 VSS DQ4 DDR_A_D12
0.1U_0402_25V6
5 6
D DDR_A_D8 7 DQ0 DQ5 8 +1.35V_MEM D
DQ1 VSS
1
9 10 DDR_A_DQS#1
VSS DQS0# DDR_A_DQS1
CD5
CD1
11 12
13 DM0 DQS0 14
Note:
2
VSS VSS
1
DDR_A_D14 DDR_A_D15
470_0402_5%
Check voltage tolerance of 15 16
DDR_A_D10 17 DQ2 DQ6 18 DDR_A_D11
VREF_DQ at the DIMM socket DQ3 DQ7
RD2
19 20
Layout Note: DDR_A_D29 21 VSS VSS 22 DDR_A_D25
DQ8 DQ12
Place near JDIMM1 DDR_A_D28 23 24 DDR_A_D24
2
25 DQ9 DQ13 26
DDR_A_DQS#3 27 VSS VSS 28
DDR_A_DQS3 29 DQS1# DM1 30 DDR3_DRAMRST# DDR3_DRAMRST#
31 DQS1 RESET# 32 DDR3_DRAMRST# <9,19>
DDR_A_D30 33 VSS VSS 34 DDR_A_D27
DDR_A_D31 DQ10 DQ14 DDR_A_D26
0.1U_0402_25V6
35 36
+1.35V_MEM 37 DQ11 DQ15 38
DDR_A_D44 VSS VSS DDR_A_D45
@ CD6
39 40
DQ16 DQ20
1
DDR_A_D41 41 42 DDR_A_D40
43 DQ17 DQ21 44
DDR_A_DQS#5 VSS VSS
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
45 46
2
DDR_A_DQS5 47 DQS2# DM2 48
DQS2 VSS
1
1
49 50 DDR_A_D42
DDR_A_D43 VSS DQ22 DDR_A_D46
CD7
CD2
CD3
CD8
CD9
CD4
CD10
CD11
51 52
DDR_A_D47 53 DQ18 DQ23 54
2
2
55 DQ19 VSS 56 DDR_A_D52
VSS DQ28 CAD NOTE
DDR_A_D51 57 58 DDR_A_D53
DDR_A_D50 DQ24 DQ29 PLACE THE CAP NEAR TO DIMM RESET PIN
59 60
61 DQ25 VSS 62 DDR_A_DQS#6
63 VSS DQS3# 64 DDR_A_DQS6 +1.35V_MEM
65 DM3 DQS3 66
DDR_A_D49 67 VSS VSS 68 DDR_A_D54
DQ26 DQ30
1
DDR_A_D48 DDR_A_D55
1.8K_0402_1%
69 70
DQ27 DQ31
RD4
71 72
+1.35V_MEM VSS VSS
2
75 CKE0 CKE1 76
VDD VDD DDR_A_MA15
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
77 78
DDR_A_BS2 NC A15 DDR_A_MA14
330U_D2_2V_Y
79 80 1 2
<8> DDR_A_BS2 81 BA2 A14 82 RD5 2_0402_1%
VDD VDD
1
DDR_A_MA12 DDR_A_MA11
@ CD13
@ CD16
0.022U_0402_16V7K
83 84
A12/BC# A11
1
DDR_A_MA9 DDR_A_MA7
CD12
CD14
CD15
CD17
CD18
CD19
CD20
1.8K_0402_1%
+ 85 86
A9 A7
1
87 88
VDD VDD
1
DDR_A_MA8 DDR_A_MA6
RD6
CD21
89 90
2
DDR_A_MA5 91 A8 A6 92 DDR_A_MA4
93 A5 A4 94
2
DDR_A_MA3 95 VDD VDD 96 DDR_A_MA2
2
DDR_A_MA1 97 A3 A2 98 DDR_A_MA0
A1 A0
1
24.9_0402_1%
99 100
M_CLK_DDR0 VDD VDD M_CLK_DDR1
RD7
101 102
<8> M_CLK_DDR0 M_CLK_DDR#0 103 CK0 CK1 104 M_CLK_DDR#1 M_CLK_DDR1 <8>
<8> M_CLK_DDR#0 105 CK0# CK1# 106 M_CLK_DDR#1 <8>
DDR_A_MA10 107 VDD VDD 108 DDR_A_BS1
DDR_A_BS1 <8>
2
DDR_A_BS0 109 A10/AP BA1 110 DDR_A_RAS#
<8> DDR_A_BS0 111 BA0 RAS# 112 DDR_A_RAS# <8>
DDR_A_WE# 113 VDD VDD 114 DDR_CS0_DIMMA#
<8> DDR_A_WE# DDR_A_CAS# 115 WE# S0# 116 M_ODT0 DDR_CS0_DIMMA# <8>
Layout Note: <8> DDR_A_CAS# 117 CAS# ODT0 118
VDD VDD
Place near DDR_A_MA13
DDR_CS1_DIMMA#
119
121 A13 ODT1
120
122
M_ODT1
+SM_VREF_CA_DIMM
JDIMM1.203,204 <8> DDR_CS1_DIMMA# 123 S1#
VDD
NC
VDD
124
125 126
127 TEST VREF_CA 128
DDR_A_D0 VSS VSS DDR_A_D5
0.1U_0402_25V6
2.2U_0402_6.3V6M
129 130
DDR_A_D1 131 DQ32 DQ36 132 DDR_A_D4
DQ33 DQ37
1
CD22
CD23
133 134
DDR_A_DQS#0 135 VSS VSS 136
DDR_A_DQS0 137 DQS4# DM4 138
2
139 DQS4 VSS 140 DDR_A_D3
B +0.675V_DDR_VTT DDR_A_D2
DDR_A_D6
141 VSS
DQ34
DQ38
DQ39
142 DDR_A_D7
+5V_ALW
DDR3L SODIMM ODT GENERATION B
143 144
145 DQ35 VSS 146 DDR_A_D18
DDR_A_D21 147 VSS DQ44 148 DDR_A_D19 +1.35V_MEM QD1
DQ40 DQ45
1
DDR_A_D20
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
10U_0603_6.3V6M
10U_0603_6.3V6M
220K_0402_5%
149 150 L2N7002WT1G_SC-70-3
DQ41 VSS DDR_A_DQS#2
RD9
151 152
VSS DQS5#
1
S
DM5 DQS5
CD24
CD25
CD26
CD27
CD28
CD29
2
DDR_A_D16 159 DQ42 DQ46 160 DDR_A_D23 RD11 66.5_0402_1%
G
2
161 DQ43 DQ47 162 1 2
DDR_A_D36 163 VSS VSS 164 DDR_A_D37 0.675V_DDR_VTT_ON M_ODT2 <19>
RD12 66.5_0402_1%
DDR_A_D33 165 DQ48 DQ52 166 DDR_A_D32 1 2
167 DQ49 DQ53 168 M_ODT3 <19>
RD13 66.5_0402_1%
DDR_A_DQS#4 169 VSS VSS 170
DQS6# DM6
2
DDR_A_DQS4
2M_0402_5%
171 172
DQS6 VSS DDR_A_D35
@ RD14
173 174
DDR_A_D34 175 VSS DQ54 176 DDR_A_D39
DDR_A_D38 177 DQ50 DQ55 178
179 DQ51 VSS 180 DDR_A_D63
1
DDR_A_D62 181 VSS DQ60 182 DDR_A_D59
DDR_A_D58 183 DQ56 DQ61 184
185 DQ57 VSS 186 DDR_A_DQS#7
187 VSS DQS7# 188 DDR_A_DQS7 +1.35V_MEM
189 DM7 DQS7 190
DDR_A_D60 191 VSS VSS 192 DDR_A_D56 UD1
DDR_A_D61 193 DQ58 DQ62 194 DDR_A_D57 1 5 1 2
195 DQ59 DQ63 196 NC VCC @ CD30 0.1U_0402_25V6
1 2 197 VSS VSS 198 2
199 SA0 EVENT# 200 <9> DDR_PG_CTRL A 4 0.675V_DDR_VTT_ON
@ RD15 0_0402_5% +3.3V_RUN
1 2 201 VDDSPD SDA 202 DDR_XDP_WAN_SMBDAT <7,9,19,20> 3 Y 0.675V_DDR_VTT_ON <42>
203 SA1 SCL 204 DDR_XDP_WAN_SMBCLK <7,9,19,20> GND
@ RD16 0_0402_5% +0.675V_DDR_VTT +0.675V_DDR_VTT
VTT VTT 74AUP1G07GW_TSSOP5
2.2U_0402_6.3V6M
0.1U_0402_25V6
205 206
207 GND1 GND2 208
BOSS1 BOSS2
1
A A
@ CD31
CD32
BELLW_80001-1021
2
CONN@
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DDR3L
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 18 of 53
5 4 3 2 1
5 4 3 2 1
H=4mm
+DIMM2_VREF_DQ
Reverse Type
+1.35V_MEM +1.35V_MEM
<8> DDR_B_DQS#[0..7]
JDIMM2
1 2
<8> DDR_B_D[0..63] VREF_DQ VSS DDR_B_D12
3 4
VSS DQ4
2.2U_0402_6.3V6M
DDR_B_D8 5 6 DDR_B_D9
<8> DDR_B_DQS[0..7] DQ0 DQ5
0.1U_0402_25V6
DDR_B_D14 7 8
9 DQ1 VSS 10 DDR_B_DQS#1
<8> DDR_B_MA[0..15] Note: VSS DQS0#
1
11 12 DDR_B_DQS1
D Check voltage tolerance of DM0 DQS0
D
CD33
CD34
13 14
VREF_DQ at the DIMM socket DDR_B_D10 15 VSS VSS 16 DDR_B_D13
2
DDR_B_D11 17 DQ2 DQ6 18 DDR_B_D15 +1.35V_MEM
19 DQ3 DQ7 20
DDR_B_D28 21 VSS VSS 22 DDR_B_D25
DQ8 DQ12
1.8K_0402_1%
1
DDR_B_D29 23 24 DDR_B_D24
25 DQ9 DQ13 26
DDR_B_DQS#3 VSS VSS
RD18
27 28
DDR_B_DQS3 29 DQS1# DM1 30 DDR3_DRAMRST#
DQS1 RESET# DDR3_DRAMRST# <9,18> +SM_VREF_CA_DIMM +SM_VREF_CA
31 32
Layout Note:
2
DDR_B_D26 VSS VSS DDR_B_D30
0.1U_0402_25V6
33 34
DQ10 DQ14
Place near JDIMM2 DDR_B_D27 35
DQ11 DQ15
36 DDR_B_D31
@ CD35
37 38 1 2
DDR_B_D40 39 VSS VSS 40 DDR_B_D45 RD19 2_0402_1%
DDR_B_D41 DQ16 DQ20 DDR_B_D44
0.022U_0402_16V7K
41 42
2
DQ17 DQ21
1.8K_0402_1%
43 44
VSS VSS
1
DDR_B_DQS#5 45 46
DQS2# DM2
1
DDR_B_DQS5
RD20
CD36
47 48
49 DQS2 VSS 50 DDR_B_D47
DDR_B_D46 51 VSS DQ22 52 DDR_B_D43
2
+1.35V_MEM DDR_B_D42 53 DQ18 DQ23 54 CAD NOTE
2
55 DQ19 VSS 56 DDR_B_D61
VSS DQ28 PLACE THE CAP NEAR TO DIMM RESET PIN
1
DDR_B_D56 DDR_B_D60
24.9_0402_1%
57 58
DDR_B_D57 DQ24 DQ29
RD21
59 60
DQ25 VSS DDR_B_DQS#7
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
1U_0402_6.3V6K
61 62
63 VSS DQS3# 64 DDR_B_DQS7
DM3 DQS3
1
1
65 66
2
VSS VSS
CD37
CD38
CD39
CD40
CD41
CD42
CD43
CD44
DDR_B_D59 67 68 DDR_B_D63
DDR_B_D58 69 DQ26 DQ30 70 DDR_B_D62
2
71 DQ27 DQ31 72
VSS VSS
DDR_CKE2_DIMMB 73 74 DDR_CKE3_DIMMB
<8> DDR_CKE2_DIMMB CKE0 CKE1 DDR_CKE3_DIMMB <8>
75 76
C
77 VDD VDD 78 DDR_B_MA15 +1.35V_MEM C
DDR_B_BS2 79 NC A15 80 DDR_B_MA14
<8> DDR_B_BS2 BA2 A14
1
1.8K_0402_1%
81 82
+1.35V_MEM DDR_B_MA12 83 VDD VDD 84 DDR_B_MA11
DDR_B_MA9 85 A12/BC# A11 86 DDR_B_MA7
RD22
87 A9 A7 88
DDR_B_MA8 89 VDD VDD 90 DDR_B_MA6 +DIMM2_VREF_DQ +SM_VREF_DQ1
2
A8 A6
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
DDR_B_MA5 91 92 DDR_B_MA4
A5 A4
330U_D2_2V_Y
93 94
DDR_B_MA3 95 VDD VDD 96 DDR_B_MA2 1 2
A3 A2
1
@ CD46
@ CD47
1
CD45
CD48
CD49
CD50
CD51
CD52
CD53
0.022U_0402_16V7K
+ 99 100
M_CLK_DDR2 VDD VDD M_CLK_DDR3
1.8K_0402_1%
101 102
<8> M_CLK_DDR2 CK0 CK1 M_CLK_DDR3 <8>
1
M_CLK_DDR#2 103 104 M_CLK_DDR#3
<8> M_CLK_DDR#2 M_CLK_DDR#3 <8>
2
CK0# CK1#
1
RD24
CD54
105 106
DDR_B_MA10 107 VDD VDD 108 DDR_B_BS1
DDR_B_BS0 A10/AP BA1 DDR_B_RAS# DDR_B_BS1 <8>
109 110
<8> DDR_B_BS0
2
111 BA0 RAS# 112 DDR_B_RAS# <8>
2
DDR_B_WE# 113 VDD VDD 114 DDR_CS2_DIMMB#
<8> DDR_B_WE# DDR_B_CAS# WE# S0# M_ODT2 DDR_CS2_DIMMB# <8>
24.9_0402_1%
115 116
<8> DDR_B_CAS# CAS# ODT0 M_ODT2 <18>
1
117 118
DDR_B_MA13 VDD VDD
RD25
119 120
DDR_CS3_DIMMB# A13 ODT1 M_ODT3 <18> +SM_VREF_CA_DIMM
121 122
<8> DDR_CS3_DIMMB# S1# NC
123 124
125 VDD VDD 126
2
127 TEST VREF_CA 128
DDR_B_D4 VSS VSS DDR_B_D5
0.1U_0402_25V6
2.2U_0402_6.3V6M
129 130
DDR_B_D1 131 DQ32 DQ36 132 DDR_B_D0
133 DQ33 DQ37 134
VSS VSS
1
DDR_B_DQS#0
CD55
CD56
135 136
Layout Note: DDR_B_DQS0 137 DQS4# DM4 138
DQS4 VSS
Place near 139 140 DDR_B_D2
2
DDR_B_D3 141 VSS DQ38 142 DDR_B_D6
JDIMM2.203,204 DDR_B_D7 143 DQ34
DQ35
DQ39
VSS
144
B 145 146 DDR_B_D16 B
DDR_B_D21 147 VSS DQ44 148 DDR_B_D17
DDR_B_D20 149 DQ40 DQ45 150
151 DQ41 VSS 152 DDR_B_DQS#2
153 VSS DQS5# 154 DDR_B_DQS2
155 DM5 DQS5 156
+0.675V_DDR_VTT DDR_B_D22 157 VSS VSS 158 DDR_B_D19
DDR_B_D23 159 DQ42 DQ46 160 DDR_B_D18
161 DQ43 DQ47 162
DDR_B_D36 163 VSS VSS 164 DDR_B_D37
DDR_B_D33 165 DQ48 DQ52 166 DDR_B_D32
DQ49 DQ53
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
10U_0603_6.3V6M
10U_0603_6.3V6M
167 168
DDR_B_DQS#4 169 VSS VSS 170
DQS6# DM6
1
1
CD57
CD58
CD59
CD60
CD61
CD62
205 206
GND1 GND2
2.2U_0402_6.3V6M
0.1U_0402_25V6
207 208
BOSS1 BOSS2
1
1
@ CD63
2
A A
CD64
BELLW_80001-1021
CONN@
2
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DDR3L
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 19 of 53
5 4 3 2 1
5 4 3 2 1
+3.3V_HDD +3.3V_HDD
+5V_HDD
1
100K_0402_5%
SATA Repeater
@ RN1
1
1
+3.3V_RUN
0.01U_0402_16V7K
0.1U_0402_25V6
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
@ RN8
@ RN10
@ RN12
@ RN14
@ RN18
@ RN20
@ RN22
@ RN24
1 1
2
1
100K_0402_5%
FFS_INT2_Q
CN29
CN24
2
2 2
RN2
3
DMN66D0LDW-7_SOT363-6
UN2
DEW2 6 10 HDD_A_PRE
2
NC VDD
QN1B
D DEW1 16 20 D
NC VDD HDD_B_PRE 5
3 13 HDD_B_EQ2
HDD_A_EQ TDet_B# TDet_A# HDD_B_EQ HDD_A_EQ
DMN66D0LDW-7_SOT363-6
17 19
4
A_EQ B_EQ
6
HDD_A_PRE 9 8 HDD_B_PRE
7 A_EM B_EM 18 HDD_A_EQ2 HDD_B_EQ
EN TDeT_EN
QN1A
CN23 1 2 0.01U_0402_16V7K SATA_PTX_DRX_P1_C 1 15 SATA_PTX_DRX_P1_RP DEW2 FFS_INT2 2
<6> SATA_PTX_DRX_P1 SATA_PTX_DRX_N1_C 2 AI+ AO+ 14 SATA_PTX_DRX_N1_RP <12> FFS_INT2
CN30 1 2 0.01U_0402_16V7K
<6> SATA_PTX_DRX_N1 AI- AO- DEW1
1
CN25 1 2 0.01U_0402_16V7K SATA_PRX_DTX_N1_C 4 12 SATA_PRX_DTX_N1_RP
<6> SATA_PRX_DTX_N1 BO- BI-
CN26 1 2 0.01U_0402_16V7K SATA_PRX_DTX_P1_C 5 11 SATA_PRX_DTX_P1_RP HDD_B_EQ2
<6> SATA_PRX_DTX_P1 BO+ BI+
21 HDD_A_EQ2
GND
1
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.99K_0402_1%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
PI3EQX6741STZDEX_TQFN20_4X4
@ RN9
@ RN13
@ RN19
@ RN21
@ RN23
@ RN25
RN11
RN16
1
2
DEW2 HDD_B_PRE HDD_A_PRE HDD_B_EQ2 DEW1 HDD_A_EQ HDD_A_EQ2 HDD_B_EQ
PIN6 PIN8 PIN9 PIN13 PIN16 PIN17 PIN18 PIN19
Pericom PI3EQX6741ST NC PD
(RN11)
NC
(IPU)
PD
(RN25)
NC NC (RN22)
PH PD
(RN16)
+3.3V_RUN
TI SN75LVCP601 NC
(IPU)
PD
(RN11)
PD
(RN9)
PD
(RN25)
NC
(IPU)
PD
(RN13)
PD
(RN23)
NC
+3.3V_RUN
10U_0603_6.3V6M
0.1U_0402_25V6
C C
Parade PS8527C PD
(RN19)
PD
(RN11)
PH
(RN8)
PD
(RN25)
NC NC (RN22)
PH NC 1 2 DDR_XDP_WAN_SMBDAT
Free Fall Sensor
1
RN3 2.2K_0402_5%
2 DDR_XDP_WAN_SMBCLK
CN1
CN2
1
RN4 2.2K_0402_5%
2
UN1
A_EQ B_EQ A_EM B_EM LNG3DM 10
1 RES 13
14 VDD_IO RES 15
VDD RES
0 3dB 3dB 0 0dB 0dB 11 RES
16
<6,10> HDD_FALL_INT INT 1
Main Pericom NC 6dB 6dB NC
FFS_INT2 9 5
INT 2 GND 12
GND
1 9dB 9dB 1 1.5dB 1.5dB <7,9,18,19> DDR_XDP_WAN_SMBDAT
7
6 SDO/SA0
4 SDA / SDI / SDO
<7,9,18,19> DDR_XDP_WAN_SMBCLK SCL/SPC 2
NC
0 7dB 7dB 0 0dB 0dB
8
CS NC
3
1 2 HDD_DEVSLP
(M = VDD/2)
0 M 2.4dB 2.4dB
B JSATA1 B
1
SATA_PTX_DRX_P1_RP CN19 2 1 0.01U_0402_16V7K SATA_PTX_DRX_P1_RP_C 1
0 0 7.4dB 7.4dB 2
2
3rd Parade
SATA_PTX_DRX_N1_RP CN20 2 1 0.01U_0402_16V7K SATA_PTX_DRX_N1_RP_C 3
0 1 14.4dB 14.4dB 0 0dB 0dB SATA_PRX_DTX_N1_RP CN18 2 1 0.01U_0402_16V7K SATA_PRX_DTX_N1_RP_C
4
5
3
4
1000P_0402_50V7K
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
20
21 20
G1
1
1
+3.3V_RUN +3.3V_RUN_UN3
CN13
CN14
@ CN15
CN16
22
@ UN3 23 G2
24 G3
2
2
3 G4
<12> 3.3V_HDD_EN ON
1
PJP7 STARC_115B20-000000-G2-R
@ RN6 1 7 +3.3V_RUN_UN3 1 2 CONN@
+3.3V_RUN VIN VOUT +3.3V_HDD
10K_0402_5%
2 8 PAD-OPEN1x1m
VIN VOUT
2
0.1U_0402_10V7K
2
3.3V_HDD_EN
@
A A
CN3
4
+5V_ALW VBIAS 5
Place near HDD CONN
1
6 GND 9
CT GND
1
1
DELL CONFIDENTIAL/PROPRIETARY
470P_0402_50V7K
@ CN4
@ RN7
10K_0402_5% TPS22967DSGR_SON8_2X2
2 Compal Electronics, Inc.
2
For Lite-On dirty shutdown PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TPS22965 EOL change to TPS22967 TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
HDD CONN
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 20 of 53
5 4 3 2 1
2 1
1W x 1ch, 4ohm (Transducer spec is 8Ohm/0.5Watt per unit, there are two transducer units in one speaker box.)
1
0_0805_5%
place close to pin27
Internal Speakers Header
0_0603_5%
@ RA3
0_0603_5%
@ RA4
@ RA39
LA5
+VDDA_AVDD1 1 2
0.1U_0402_25V6
10U_0603_6.3V6M
40 mils trace keep 20 mil spacing CONN@ +3.3V_RUN_AUDIO BLM15PX600SN1D_2P
JSPK1 CA11 close to pin9
2
1
1
INT_SPK_L+ EMC@ LA6 1 2 BLM15PX330SN1D_2P INT_SPKR_L+ 1 CA10 close to pin3 place close to pin40
1
CA8
CA9
INT_SPK_L- EMC@ LA7 1 2 BLM15PX330SN1D_2P INT_SPKR_L- 2 +1.5V_RUN_AUDIO
INT_SPK_R+ INT_SPKR_R+ 2
4.7U_0603_6.3V6K
0.1U_0402_25V6
0.1U_0402_25V6
EMC@ LA8 1 2 BLM15PX330SN1D_2P 3
4.7U_0603_6.3V6K
2
2
INT_SPK_R- EMC@ LA9 1 2 BLM15PX330SN1D_2P INT_SPKR_R- 4 3
4 1 place close to pin38
1
CA10
CA11
L03ESDL5V0CC3-2_SOT23-3
L03ESDL5V0CC3-2_SOT23-3
CA50
CA16
0.1U_0402_25V6
5
4.7U_0603_6.3V6K
GND place close to pin41 place close to pin46
3
6 1
UA1
2
GND
1
2
@EMC@
@EMC@
0.1U_0402_25V6
0.1U_0402_25V6
10U_0603_6.3V6M
10U_0603_6.3V6M
CA17
CA18
ACES_50279-0040N-001 1 27 1 1
<35> EN_I2S_NB_CODEC# I2S I/F Float AVDD1
1
@EMC@ CA22
@EMC@ CA23
@EMC@ CA19
@EMC@ CA24
40
2
AVDD2 2
1000P_0402_50V7K
1000P_0402_50V7K
1000P_0402_50V7K
1000P_0402_50V7K
CA45
CA46
CA47
CA48
1
3 38 +VDDA_PVDD
2
DVDD_IO CPVDD 2 2
DA6
DA7
41
PVDD1 46 +5V_RUN_PVDD
2
9 PVDD2
1
DVDD 13 AUD_SENSE_A
HP/MIC1 JD(JD1) 14 AUD_SENSE_B
I2S_IN/I2S_OUT JD(JD2) 22 1 2
PCH_AZ_CODEC_BITCLK TV Mode/LINE1-JD (JD3) +3.3V_RUN_AUDIO
6 @ RA45 0_0402_5%
<6> PCH_AZ_CODEC_BITCLK BCLK
PCH_AZ_CODEC_SDOUT 5 28 RING2 +VREFOUT
<6> PCH_AZ_CODEC_SDOUT SDATA-OUT LINE1-L(PORT-C-L)/RING2
Close to UA1 29 SLEEVE SLEEVE/RING2 please keep 40 mils trace width
10 LINE1-R(PORT-C-R)/SLEEVE 23 RING2 1 2
B <6> PCH_AZ_CODEC_SYNC SYNC LINE1-VREFO +VREFOUT B
Place RA9 close to codec 1 2 2.2K_0402_5% RA5
1 2 PCH_AZ_SDIN0_R 8 31 CA25 10U_0603_6.3V6M SLEEVE 1 2
<6> PCH_AZ_CODEC_SDIN0 RA9 33_0402_5% SDATA-IN MIC-CAP 33 AUD_OUT_L 1 2 AUD_HP_OUT_L 2.2K_0402_5% RA6
PCH_AZ_CODEC_RST# 11 HPOUT-L(PORT-A-L) 32 AUD_OUT_R RA7 1 2 24.9_0402_1% AUD_HP_OUT_R
<6> PCH_AZ_CODEC_RST# RESET# HPOUT-R(PORT-A-R) RA8 24.9_0402_1% AUD_HP_OUT_L/ AUD_HP_OUT_Rplease keep 15 mils trace width
42 INT_SPK_L+
SPK-OUT-L+ 43 INT_SPK_L-
1 2 I2S_MCLK 15 SPK-OUT-L- +VREFOUT
<34> DAI_12MHZ# EMC@ RA30 22_0402_5% I2S_MCLK 45 INT_SPK_R+
Close to UA1 pin6 2 I2S_BCLK SPK-OUT-R+ INT_SPK_R-
1U_0603_10V4Z
1 16 44 12 1 2
<34> DAI_BCLK# I2S_SCLK SPK-OUT-R- SPKR <12>
@
EMC@ RA31 22_0402_5% CA270.1U_0402_25V6 RA12 1K_0402_5%
PCH_AZ_CODEC_BITCLK 2 I2S_DO AUD_PC_BEEP
CA26
1 Place RA32 close to codec 17 12 12 1 2
<34> DAI_DO# I2S_DOUT PCBEEP BEEP <36>
@EMC@ RA17
2
18 1 2 DMIC_CLK0
<34> DAI_LRCK# I2S_LRCK DMIC_CLK0 <23>
1
2 EMC@ RA141
24 GPIO0/DMIC-CLK 4 DMIC1 EMC@ RA40 33_0402_5%
<34> DAI_DI I2S_DIN GPIO1/DMIC-DATA12
47
SPDIF-OUT/DMIC-DATA34/GPIO2 DMIC0 <23>
2
LRCK: Audio serial data bus word clock input/output DMIC_CLK0 DMIC_CLK1
MIC1_R 20
@EMC@
@EMC@
MIC1-R(PORT-B-R) Place CA29 close to Codec
1
22P_0402_50V8J
22P_0402_50V8J
35
CBN
1
AUD_NB_MUTE# 48 36 2 1
<35> AUD_NB_MUTE#
2
EAPD+PD CBP
1U_0603_10V6K
CA54
CA30
CA29 1U_0603_10V6K
2
34 2 1
CPVEE
1
1 2 21 25 CA49 2 1 1U_0603_10V6K
+3.3V_RUN_AUDIO LDO1-CAP VREF
CA31
RA18 10K_0402_5% 39 CA35 2.2U_0402_6.3V6M
7 LDO2-CAP 30 +MIC1_VREF_OUT
2
LDO3-CAP MIC1-VREFO
1
100K_0402_5%
26
AVSS1
1
4.7U_0603_6.3V6K
CA51
4.7U_0603_6.3V6K
CA52
4.7U_0603_6.3V6K
CA53
RA44
49 37 place close to UA1 pin2 place close to RA40 pin2
GND AVSS2
Verb table configures as 1 JD mode with
internal 47K pull high to save external rBOM.
2
ALC3235-CG_MQFN48_6X6
2
AUD_SENSE_A
Place closely to Pin 13. PJP9
+5V_RUN 1 2 +5V_RUN_AUDIO
PAD-OPEN1X2m
2
RB751S40T1G_SOD523-2
RB751S40T1G_SOD523-2
L2N7002WT1G_SC-70-3
PJP10
DA4
DA5
1 2
+3.3V_RUN +3.3V_RUN_AUDIO
1
D
QA1
2
AUD_HP_NB_SENSE <35>
2 1
2 1
0.1U_0402_25V6
4.7K_0402_5%
4.7K_0402_5%
G PAD-OPEN1x1m
1
S
3
CA41
@
RA24
RA25
Add for solve place at AGND and DGND plane
2
1
1 2 CA43
RA35 MIC1_L 1 2 AUD_HP_OUT_L
@ 0_0402_5%
HP-Out-Left iPhone-MIC
PJP6 CA44 4.7U_0603_6.3V6K
1 2 1 2 MIC1_R 1 2 AUD_HP_OUT_R
RA36
@ 0_0402_5% 4.7U_0603_6.3V6K
AUD_SENSE_B 1 2 PAD-OPEN1x2m
+3.3V_RUN_AUDIO
RA38 100K_0402_5% 1 2
Place closely to Pin 14 for DOCK only RA37 +3.3V_RUN_AUDIO
680P_0402_50V7K
@EMC@ CA13
@ 0_0402_5% 1
1
1
100K_0402_5%
200K_0402_5%
Global Headset
1
+3.3V_RUN_AUDIO +3.3V_RUN_AUDIO
RA28
RA27
2 Universal Jack
100K_0402_5%
RA1
1
1
100K_0402_5%
10K_0402_5%
2
2
RA29
2
RA26
JHP1
6
AUD_HP_NB_SENSE 6
+RTC_CELL
AUD_HP_OUT_R EMC@ LA3 1 2 BLM15BD601SN1D_2P AUD_HP_OUT_R1 2 7
G
SLEEVE EMC@ LA11 1 2 BLM15PX330SN1D_2P SLEEVE_R 4
1
100K_0402_5%
SINGA_2SJ3080-023111F
EMC@ CA1
@EMC@ CA2
@EMC@ CA3
EMC@ CA4
EMC@ EMC@ EMC@ CONN@
2
RA21
RA2
DA1 DA2 DA3
Digital Mic
3
1
680P_0402_50V7K
220P_0402_50V7K
220P_0402_50V7K
680P_0402_50V7K
680P_0402_50V7K
@EMC@ CA12
1 1 1 1 1
DMN66D0LDW-7_SOT363-6
AZ5123-02S.R7G_SOT23-3
L03ESDL5V0CC3-2_SOT23-3
AZ5123-02S.R7G_SOT23-3
2
5
+3.3V_RUN 2 2 2 2 2
100K_0402_5%
QA2B
2
6
4
DMN66D0LDW-7_SOT363-6
MIC1
1 6
1
2 GND VCC 5 DMIC1 2 AUD_NB_MUTE#
3 LEFT/RIGHT DATA 4 DMIC_CLK1
QA2A
GND CLOCK
1
SPM1437HM4H-6_6P
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Realtek feedback PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
Prevent the Noise from Combo Jack TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Codec _ALC3226
while system entry into S3 / S4 /S5 BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 21 of 53
2 1
2 1
+1.05V_RUN_VMM
+3.3V_RUN_VDDA +3.3V_RUN_VMM
LV22 UV8B LV25
1 2 +1.05V_VMM_VDD E6 3.3V Analog H5 1 2
BLM15PX181SN1D_2P E7 VDD VDDRX_33 C10 BLM15PX181SN1D_2P
VDD VDDTX0_33
10U_0603_6.3V6M
0.1U_0402_25V6
0.1U_0402_25V6
0.01U_0402_16V7K
0.01U_0402_16V7K
0.01U_0402_16V7K
0.01U_0402_16V7K
E8 H12
VDD VDDTX1_33
0.1U_0402_25V6
10U_0603_6.3V6M
E9 K6
VDD VGA_AVDD33
1
H6 K7
VDD VGA_AVDD33
CV82
CV83
CV84
CV85
CV86
CV98
CV99
CV100
CV101
H7 UV8A
VDD VMM2320_P0_C
1V Digital
H8 0.1U_0402_10V7K 1 2 CV102 G1 B7
2
H9 VDD C5 <25> VMM2320_P0 1 2 VMM2320_N0_C G2 RxP0 Tx0P0 A7 DPC_LANE_P0 <34>
0.1U_0402_10V7K CV103
VDD VSS D5 <25> VMM2320_N0 1 2 VMM2320_P1_C F1 RxN0 Tx0N0 B8 DPC_LANE_N0 <34>
0.1U_0402_10V7K CV104
E3 VSS D6 <25> VMM2320_P1 1 2 VMM2320_N1_C F2 RxP1 Tx0P1 A8 DPC_LANE_P1 <34>
0.1U_0402_10V7K CV105
G3 VDDRX VSS D7 <25> VMM2320_N1 1 2 VMM2320_P2_C E1 RxN1 Tx0N1 B9 DPC_LANE_N1 <34>
0.1U_0402_10V7K CV106
VDDRX VSS D8 <25> VMM2320_P2 1 2 VMM2320_N2_C E2 RxP2 Tx0P2 A9 DPC_LANE_P2 <34>
0.1U_0402_10V7K CV107
C8 VSS D9 <25> VMM2320_N2 1 2 VMM2320_P3_C D1 RxN2 Tx0N2 B10 DPC_LANE_N2 <34>
0.1U_0402_10V7K CV108
C9 VDDTX0 VSS D10 <25> VMM2320_P3 1 2 VMM2320_N3_C D2 RxP3 Tx0P3 A10 DPC_LANE_P3 <34>
0.1U_0402_10V7K CV109
VDDTX0 VSS <25> VMM2320_N3 RxN3 Tx0N3 DPC_LANE_N3 <34>
1U_0603_10V6K
0.1U_0402_25V6
0.01U_0402_16V7K
F12 D11 0.1U_0402_10V7K 1 2 CV110 VMM2320_AUX_C H1 A14
+1.05V_RUN G12 VDDTX1 VSS E4 <25> VMM2320_AUX 1 2 VMM2320_AUX#_C H2 RxAUXP CAD0 B11 SW_DPC_AUX DPC_CA_DET <25,34>
0.1U_0402_10V7K CV111
VDDTX1 VSS <25> VMM2320_AUX# RXAUXN Tx0AUXP SW_DPC_AUX <25>
1
1
E11 SRCDET C2 A11 SW_DPC_AUX#
VSS RxSRCDET Tx0AUXN SW_DPC_AUX# <25>
CV87
CV88
CV89
J3 F4 J1 B12 VMM_DPC_CTRLCLK
VDDLP VSS F5 <25> VMM2320_HPD RxHPD Tx0DDCSCL A12 VMM_DPC_CTRLDAT VMM_DPC_CTRLCLK <25>
VMM_DPC_CTRLDAT <25>
2
E5 VSS F6 Tx0DDCSDA A6
+1.05V_RUN_VMM VDDLP VSS F7 Tx0HPD DPC_DOCK_HPD <34>
H3 VSS A13 E13
F3 NC F8 <9> PLTRST_VMM2320# RSTN_IN Tx1P0 E14 DPB_LANE_P0 <34>
LV23
1 2 +1.05V_VMM_VDDTX D3 VDDRXA1 VSS F9 B5 Tx1N0 F13 DPB_LANE_N0 <34>
VDDRX VSS +3.3V_RUN_VDDIO VDDIO Tx1P1 DPB_LANE_P1 <34>
BLM15PX181SN1D_2P F10 B6 F14
1 V Analog
VSS 1 VMM_GPIO9 VMM_SPI_WP# VDDIO Tx1N1 DPB_LANE_N1 <34>
10U_0603_6.3V6M
0.1U_0402_25V6
0.01U_0402_16V7K
0.01U_0402_16V7K
1
CV90
CV91
CV92
CV93
C6 G5 2 1 SW_DPC_AUX H13
VDDTX0A2 VSS 1M_0402_5% RV74 VMM_SPI_CS# A4 Tx1P3 H14 DPB_LANE_P3 <34>
H11 G6 2 1 SW_DPB_AUX VMM_SPI_CLK B3 SPICS Tx1N3 M14 DPB_LANE_N3 <34>
2
E12 NC VSS G7 1M_0402_5% RV75 VMM_SPI_DIN B4 SPICLK CAD1 J13 SW_DPB_AUX DPB_CA_DET <25,34>
D12 VDDTX1A1 VSS G8 2 1 RED_2320 VMM_SPI_DO A3 SPIDI Tx1AUXP J14 SW_DPB_AUX# SW_DPB_AUX <25>
VDDTX1A2 VSS G9 SPIDO Tx1AUXN K13 VMM_DPB_CTRLCLK SW_DPB_AUX# <25>
150_0402_1% RV76
J10 VSS G10 2 1 GREEN_2320 Tx1DDCSCL L14 VMM_DPB_CTRLDAT VMM_DPB_CTRLCLK <25>
+3.3V_RUN_VMM K8 VGA_AVDD VSS G11 D14 Tx1DDCSDA K14 VMM_DPB_CTRLDAT <25>
150_0402_1% RV77
LV24 K9 VGA_AVDD VSS H4 2 1 BLUE_2320 D13 GPIO0 Tx1HPD DPB_DOCK_HPD <34>
1 2 +3.3V_RUN_VDDIO K10 VGA_AVDD VSS D4 150_0402_1% RV78 C14 GPIO1 L9
BLM15PX181SN1D_2P VGA_AVDD VSS 2 1 LP_CTL C13 GPIO2 VGA_VSYNC M9 VSYNC_2320 <26>
VMM_GPIO4 GPIO3 VGA_HSYNC HSYNC_2320 <26>
10U_0603_6.3V6M
0.1U_0402_25V6
0.01U_0402_16V7K
0.01U_0402_16V7K
C3 J11 VMM_GPIO6 C1 M7
VDDHRX_33 VSS GPIO6 VGA_GP GREEN_2320 <26>
CV94
CV95
CV96
CV97
3.3V IO
C11 K5 VMM_GPIO8 M13 M8
2
1
VMM2320_VGA_NC
1M_0402_5%
VMM3320BJGR_BGA168 L2 L5 @ T108PAD~D
M1 TX0_STS NC
TX1_STS
RV80
M2 A1 I2C1_SDA_VMM
TX2_STS SSDA A2 I2C1_SCL_VMM
YV2 SSCL
2
27MHZ_12PF_X1E000021042600 M11
1 3 CLK_27M_OUT_R 1 2 CLK_27M_IN K1 NC M10
IN OUT RV81 1.8K_0402_5% XIN RxDDCSDA L12
NC
22P_0402_50V8J
2 4 L13
GND GND NC
1
22P_0402_50V8J
CV113
CLK_27M_OUT L1 L11
XOUT NC L10
RxDDCSCL
2
CV115
VMM3320BJGR_BGA168
2
+3.3V_RUN_VMM
SW_DPB_AUX# 1 2
1M_0402_5% RV82
VMM_GPIO6 1 2
2.2K_0402_5% RV83
SRCDET 1 2
1M_0402_5% RV84
VMM_SPI_WP#
Low Power Mode by external FET switch
2 1
2.2K_0402_5% @ RV517
+1.05V_RUN @ QV20 +1.05V_RUN_VMM
+5V_ALW SI3456DDV-T1-GE3_TSOP6 VMM_GPIO4 2 1
2.2K_0402_5% @ RV518
D
6 VMM_GPIO5 2 1
S
1
100K_0402_5%
5 4 2.2K_0402_5% @ RV519
@ 2 RPV1
RV210
1 VMM_DPB_CTRLCLK 1 8
+3.3V_ALW2 VMM_DPB_CTRLDAT 2 7
G
VMM_GPIO7 4 5
CV114
1
100K_0402_5%
@
RV212
1.05V_LP_EN 1 2 2.2K_0804_8P4R_5%
2200P_0402_50V7K
RPV2
VMM_DPC_CTRLDAT
DMN66D0LDW-7_SOT363-6
UV9 0.1U_0402_25V6 1 8
3
@ VMM_SPI_CS# 1 8 VMM_DPC_CTRLCLK 2 7
2
CS# VCC
1
@ 2 7 3 6
DO(IO1) HOLD#(IO3)
QV21B
W25X10CVSNIG_SO8 SW_DPC_AUX# 1 2
4
6
1M_0402_5% RV85
@ VMM_SPI_CS# 2 1
QV21A
10K_0402_5% RV86
LP_EN 2 VMM_SPI_HOLD 2 1
2.2K_0402_5% RV87
VMM2320_VGA_DET 2 1
A A
1
10K_0402_5% RV88
VMM2320_VGA_IREF 1 2
3.74K_0402_1% RV89
+1.05V_RUN +1.05V_RUN_VMM
PJP24
1 2
PAD-OPEN1x1m
+3.3V_RUN +3.3V_RUN_VMM
PJP25
1 2
PAD-OPEN1x1m
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DP 1.2 MST HUB
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 22 of 53
2 1
5 4 3 2 1
+5V_TSP
TOUCH_PANEL_INTR#:
JEDP1 Close lid >> TP_EN = 0 >> Disable touch events EMC@ LV27
1 Open lid >> TP_EN = 1 >> Enable touch events 1 2
1 2 USBP4_D- 1 2 USBP4- <11>
2 3 USBP4_D+
3 4 4 3
4 5 4 3 USBP4+ <11>
5 6 TOUCH_PANEL_INTR# <12>
DLW21HN900HQ2L_4P
6
AZC199-02SPR7G_SOT23-3
7
7 DMIC0 <21>
@EMC@ DV4
8
8 9
3
9 10 DMIC_CLK0 <21>
10 +3.3V_RUN
11
11 USBP5_D- +3.3V_CAM
100P_0402_50V8J
@EMC@ CA5
100P_0402_50V8J
@EMC@ CA6
1
12
D 12 13 USBP5_D+ D
1
13
1
14
14 15 CAM_MIC_CBL_DET# <10,12>
15 Pin15: LOOP_BACK
16
2
16 17
17 +BL_PWR_SRC
18
18 19
19 ESD depop location
20
20 21 EMC@ LV1 1 2 BIA_PWM
21 22 DISP_ON BLM15BB221SN1D_2P
22 23
23 24
24 25
25 26
26 27 EDP_CPU_HPD <10>
27 28
28 29
29 30 LCD_TST <35>
30 31
31 +LCDVDD
32
32 33 EDP_CPU_AUX#_C CV1 2 1 0.1U_0402_10V7K
33 34 EDP_CPU_AUX_C EDP_CPU_AUX# <10>
CV2 2 1 0.1U_0402_10V7K
34 35 EDP_CPU_LANE_P0_C EDP_CPU_AUX <10>
CV3 2 1 0.1U_0402_10V7K
41 35 36 EDP_CPU_LANE_N0_C EDP_CPU_LANE_P0 <10>
CV4 2 1 0.1U_0402_10V7K
42 G1 36 37 EDP_CPU_LANE_P1_C EDP_CPU_LANE_N0 <10>
CV5 2 1 0.1U_0402_10V7K
43 G2 37 38 EDP_CPU_LANE_N1_C EDP_CPU_LANE_P1 <10>
CV6 2 1 0.1U_0402_10V7K
44 G3 38 39 EDP_CPU_LANE_N1 <10>
45 G4 39 40
G5 40 LCD_CBL_DET# <7,12>
ACES_50398-04041-001
CONN@
C
For Touchscreen C
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_16V4Z
0.1U_0402_25V6
LP2301ALT1G_SOT23-3
1
47K_0402_5%
1
1
@
@
1 3
S
CV7
CV8
CZ1
CZ2
CA7
RV6
2
G
2
2
Close to JEDP1.24~27 Close to JEDP1.11,12 Close to JEDP1.33 Close to JEDP1.40 Close to JEDP1.1
L2N7002WT1G_SC-70-3
1
DV1 DV2 D
QV7
2
3 EDP_BIA_PWM 3 <6,12> 3.3V_TS_EN
G
EDP_BIA_PWM <10> PANEL_BKLEN <10>
S
3
BIA_PWM 1 DISP_ON 1
2 BIA_PWM_EC 2
BIA_PWM_EC <36> PANEL_BKEN_EC <35>
1
4.7K_0402_5%
4.7K_0402_5%
1
BAT54CW_SOT323-3 BAT54CW_SOT323-3
RV1
RV2
2
B B
4 5 10U_0603_6.3V6M VIN
S
0.01U_0402_16V7K
LP2301ALT1G_SOT23-3 1 4
VIN
@
270K_0402_5%
0.1U_0603_50V7K
2
G
<35> LCD_VCC_TEST_EN
1
1
EN_LCDPWR
CV10
1 3 AO6405_TSOP6 1 3
D
EN
1
1
CV11
RV4
CV12
3 AP2821KTR-G1_SOT23-5
<10,36> ENVDD_PCH
2
2
100K_0402_5%
G
2
RV3
2
BAT54CW_SOT323-3
<12> 3.3V_CAM_EN# PWR_SRC_ON
1
QV2
L2N7002WT1G_SC-70-3
1 2 1 3
D
<11> USBP5+
2
1 2
A 4 3 USBP5_D- A
<11> USBP5- 4 3 <36> EN_INVPWR
DLW21HN900HQ2L_4P
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT eDP CONN & Touch screen
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 23 of 53
5 4 3 2 1
5 4 3 2 1
LV3 EMC@
2 1 TMDS_CLK#_C 1 2 TMDS_CON_CLK#
<10> DDI1_LANE_N3 1 2
CV13 0.1U_0402_10V7K
2 1 TMDS_CLK_C 4 3 TMDS_CON_CLK
<10> DDI1_LANE_P3 4 3
CV14 0.1U_0402_10V7K
DLW21HN900HQ2L_4P
D D
ESD Request
LV6 EMC@
2 1 TMDS_P0_C 1 2 TMDS_CON_P0 +3.3V_RUN
<10> DDI1_LANE_P2 1 2
CV17 0.1U_0402_10V7K
2 1 TMDS_N0_C 4 3 TMDS_CON_N0
<10> DDI1_LANE_N2 4 3
CV18 0.1U_0402_10V7K
22U_0603_6.3V6M
22U_0603_6.3V6M
DLW21HN900HQ2L_4P
CV377
@EMC@
CV378
@EMC@
1 1
2 2
+5V_RUN
0.1U_0402_16V4Z
LV9 EMC@
2 1 TMDS_N1_C 1 2 TMDS_CON_N1 Close to JHDMI1 (Place on TOP)
<10> DDI1_LANE_N1 1 2
CV21 0.1U_0402_10V7K
1
@
+VHDMI_VCC
CV23
2 1 TMDS_P1_C 4 3 TMDS_CON_P1
<10> DDI1_LANE_P1 4 3
1
CV22 0.1U_0402_10V7K
2
C DLW21HN900HQ2L_4P
C
IN
AP2330W-7_SC59-3
0.1U_0402_10V7K
10U_0603_6.3V6M
1
1
UV2
CV27
@ CV26
GND
OUT
2
2
3
LV12 EMC@
2 1 TMDS_P2_C 1 2 TMDS_CON_P2
<10> DDI1_LANE_P0 1 2
CV28 0.1U_0402_10V7K JHDMI1 CONN@
HDMI_HPD_SINK 19
2 1 TMDS_N2_C 4 3 TMDS_CON_N2 18 HP_DET
<10> DDI1_LANE_N0 4 3 +5V
CV29 0.1U_0402_10V7K 17
DLW21HN900HQ2L_4P CPU_DPB_CTRLDAT_R 16 DDC/CEC_GND
CPU_DPB_CTRLCLK_R 15 SDA
14 SCL
HDMI_CEC 13 Reserved
TMDS_CON_CLK# 12 CEC 20
11 CK- GND 21
TMDS_CON_CLK 10 CK_shield GND 22
TMDS_CON_N0 9 CK+ GND 23
8 D0- GND
TMDS_CON_P0 7 D0_shield
TMDS_CON_N1 6 D0+
5 D1-
TMDS_CON_P1 4 D1_shield
TMDS_CON_N2 3 D1+
2 D2-
+3.3V_RUN TMDS_CON_P2 1 D2_shield
D2+
B CONCR_099BKAC19YBLCNF
B
QV3A +VHDMI_VCC
2
DMN66D0LDW-7_SOT363-6
1 6 CPU_DPB_CTRLCLK_R 1 2 +3.3V_RUN
<10> CPU_DPB_CTRLCLK
RV7 2.2K_0402_5%
5
HDMI_CEC 2 1
10K_0402_5% @ RV8
4 3 CPU_DPB_CTRLDAT_R 1 2
<10> CPU_DPB_CTRLDAT
RV9 2.2K_0402_5%
QV3B
DMN66D0LDW-7_SOT363-6
1
D
G L2N7002WT1G_SC-70-3
1
3
3 1 HDMI_HPD_SINK 1 2
<10> DPB_HPD RV20 20K_0402_5%
S
QV5
A L2N7002WT1G_SC-70-3
A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT HDMI CONN
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 24 of 53
5 4 3 2 1
0.01U_0402_16V7K
0.01U_0402_16V7K
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
1 2 PS8338_CFG0
1
RV51 4.7K_0402_5% UV7
2 PS8338_SW
CV61
CV62
CV66
CV69
CV70
1
@ RV52 4.7K_0402_5% 5
2
1 2 PS8338B_P0 21 VDD33 50
VDD33 OUT1_D0p VMM2320_P0 <22>
@
RV60 4.7K_0402_5% 30 49
PCB DP SWITCH 1 2 VMM2320_AUX# 51
57
VDD33
VDD33
OUT1_D0n
47
VMM2320_N0 <22>
RV69 100K_0402_5%
1 2 WIGIG_AUX# VDD33 OUT1_D1p 46 VMM2320_P1 <22>
D RV71 100K_0402_5% OUT1_D1n VMM2320_N1 <22> D
H12 UMA PS8338+PS8339 1 2 OUT1_CA_DET <10> DDI2_LANE_P0
1 2 DDI2_LANE_P0_C
2 0.1U_0402_25V6DDI2_LANE_N0_C
6
IN_D0p OUT1_D2p
45
VMM2320_P2 <22>
CV71 1 7 44
<10> DDI2_LANE_N0 IN_D0n OUT1_D2n VMM2320_N2 <22>
RV67 1M_0402_5% CV72 0.1U_0402_25V6
1 2 OUT2_CA_DET 1 2 DDI2_LANE_P1_C 9 42
H12 Entry PS8339 RV68
1
1M_0402_5%
2 VMM2320_AUX
<10>
<10>
DDI2_LANE_P1
DDI2_LANE_N1
CV73 1 2 0.1U_0402_25V6DDI2_LANE_N1_C 10 IN_D1p
IN_D1n
OUT1_D3p
OUT1_D3n
41 VMM2320_P3 <22>
VMM2320_N3 <22>
CV74 0.1U_0402_25V6
RV70 100K_0402_5% 1 2 DDI2_LANE_P2_C 12
1 2 WIGIG_AUX <10> DDI2_LANE_P2 2 0.1U_0402_25V6DDI2_LANE_N2_C IN_D2p
CV75 1 13 40
H14 DSC PS8338 RV72 100K_0402_5%
<10> DDI2_LANE_N2
CV76 0.1U_0402_25V6
DDI2_LANE_P3_C
IN_D2n OUT2_D0p
OUT2_D0n
39 WIGIG_LANE_P0
WIGIG_LANE_N0
<30>
<30>
1 2 15
<10> DDI2_LANE_P3 2 0.1U_0402_25V6DDI2_LANE_N3_C IN_D3p
CV77 1 16 37
<10> DDI2_LANE_N3 IN_D3n OUT2_D1p 36 WIGIG_LANE_P1 <30>
CV78 0.1U_0402_25V6
H14 UMA PS8338 OUT2_D1n WIGIG_LANE_N1 <30>
35
+3.3V_RUN 4 OUT2_D2p 34 WIGIG_LANE_P2 <30>
3 IN_CA_DET OUT2_D2n WIGIG_LANE_N2 <30>
H14D_En PS8338 <10> DPC_HPD
PS8338B_P1
2
1
IN_HPD
I2C_CTL_EN OUT2_D3p
32
31 WIGIG_LANE_P3 <30>
PS8338B_P0 60 Pl1/SCL_CTL OUT2_D3n WIGIG_LANE_N3 <30>
Pl0/SDA_CTL
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
H14U_En PS8338
1
1
26
OUT1_AUXp_SCL VMM2320_AUX <22>
@ RV54
@ RV55
@ RV56
@ RV57
@ RV58
RV53
for support TMDS signal need contact SCL/SDA to P22,23 22 27
23 IN_DDC_SCL OUT1_AUXn_SDA VMM2320_AUX# <22>
1 2 CPU_DPC_AUX_C 24 IN_DDC_SDA 28
H15 DSC PS8338 @ <10> CPU_DPC_AUX
<10> CPU_DPC_AUX#
CV79 1 2 0.1U_0402_25V6 CPU_DPC_AUX#_C 25 IN_AUXp OUT2_AUXp_SCL 29 WIGIG_AUX
WIGIG_AUX#
<30>
<30>
2
2
PS8338B_P1 CV80 0.1U_0402_25V6 IN_AUXn OUT2_AUXn_SDA
PS8338_CFG0 59 43 OUT1_CA_DET
PS8338B_PC10 58 CFG0 OUT1_CA_DET 48
H15 UMA PS8338 PS8338B_PC11
PS8338B_PC10
PS8338B_PC11
56 CFG1
PC10
OUT1_HPD
OUT2_CA_DET
VMM2320_HPD <22>
55 33
PS8338B_PC20 54 PC11 OUT2_CA_DET 38
C PS8338B_PC20 PS8338B_PC21 53 PC20 OUT2_HPD WIGIG_HPD <30> C
H15D_En PS8338 PS8338B_PC21
PC21
SW
18 PS8338_SW
PS8338B_PEQ
11 8
19 GND PEQ 14
PS8338B_PEQ 52 GND PD 17
H15U_En PS8338 GND CEXT
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
4.7K_0402_5%
61 20
PAD(GND) REXT
1
2.2U_0402_6.3V6M
1
4.99K_0402_1%
@ RV61
@ RV62
@ RV64
@ RV63
@ RV65
RV100
Port switching control or priority configuration. Internal pull down ~150K, 3.3V I/O PS8338BQFN60GTR-A0_QFN60_5X9
1
RV50
For Control Switching Mode (CFG0 = L):
CV60
SW = L: Port1 is selected (default)
@ SW = H: Port2 is selected
2
2
For Automatic Switching Mode (CFG0 = H):
2
SW = L: Port1 has higher priority when both ports are plugged (default)
SW = H: Port2 has higher priority when both ports are plugged
+3.3V_RUN_VMM +3.3V_RUN_VMM
AUX/DDC SW for DPB to E-DOCK 1
CV118
2 AUX/DDC SW for DPC to E-DOCK 1
CV121
2
0.1U_0402_25V6 0.1U_0402_25V6
UV11 UV12
1 14 1 14
2 1 SW_DPB_AUX_C 2 BE0 VCC 13 2 1 SW_DPC_AUX_C 2 BE0 VCC 13
<22> SW_DPB_AUX A0 BE3 <22> SW_DPC_AUX A0 BE3
CV119 0.1U_0402_10V7K CV122 0.1U_0402_10V7K
DPB_DOCK_AUX 3 12 DPC_DOCK_AUX 3 12
<34> DPB_DOCK_AUX B0 A3 VMM_DPB_CTRLCLK <22> <34> DPC_DOCK_AUX B0 A3 VMM_DPC_CTRLCLK <22>
B 4 11 4 11 B
2 1 SW_DPB_AUX#_C 5 BE1 B3 10 2 1 SW_DPC_AUX#_C 5 BE1 B3 10
<22> SW_DPB_AUX# A1 BE2 <22> SW_DPC_AUX# A1 BE2
CV120 0.1U_0402_10V7K CV123 0.1U_0402_10V7K
DPB_DOCK_AUX# 6 9 DPC_DOCK_AUX# 6 9
<34> DPB_DOCK_AUX# B1 A2 VMM_DPB_CTRLDAT <22> <34> DPC_DOCK_AUX# B1 A2 VMM_DPC_CTRLDAT <22>
7 8 7 8
GND B2 GND B2
PI3C3125LEX_TSSOP14 PI3C3125LEX_TSSOP14
+3.3V_RUN_VMM +3.3V_RUN_VMM
100K_0402_5%
1
100K_0402_5%
1
RV90
RV91
2
2
DPB_CA_DET#
DPC_CA_DET#
1
1
D D
DPB_CA_DET 2 QV9 DPC_CA_DET 2 QV10
<22,34> DPB_CA_DET <22,34> DPC_CA_DET
G L2N7002WT1G_SC-70-3 G L2N7002WT1G_SC-70-3
S S
3
3
A A
1
RV508
2 DPB_CA_DET
1M_0402_5%
DP HDMI DELL CONFIDENTIAL/PROPRIETARY
1 2 DPC_CA_DET
DPB_CA_DET 0 1 Compal Electronics, Inc.
RV509 1M_0402_5% PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DP SW
DPC_CA_DET 0 1 BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 25 of 53
5 4 3 2 1
5 4 3 2 1
+3.3V_RUN
1 2 DAT_DDC2_2320
VGA SW for MB/DOCK
RV250 2.2K_0402_5%
1 2 CLK_DDC2_2320
RV251 2.2K_0402_5% +5V_RUN +3.3V_RUN
UV16
VGA SW <22> RED_2320
<22> GREEN_2320
1
2 R
G
5V VDD
16
D 5 4 D
<22> BLUE_2320 6 B VDD 23
source from VMM2320 <22> HSYNC_2320 7 H_SOURCE VDD 32
<22> VSYNC_2320 DAT_DDC2_2320 9 V_HOURCE VDD
PCB VGA SWITCH <22> DAT_DDC2_2320
<22> CLK_DDC2_2320
CLK_DDC2_2321 10 SDA_SOURCE
SCL_SOURCE R1
27 RED_CRT
GREEN_CRT
25
G1 22 BLUE_CRT
DOCKED 30 B1 20 HSYNC_CRT
H12 UMA NA <28,31,35> DOCKED SEL H1_OUT
V1_OUT
18 VSYNC_CRT
DAT_DDC2_CRT
12
29 SDA1 14 CLK_DDC2_CRT
+3.3V_RUN TEST SCL1
H12 Entry NA +3.3V_RUN RV121 1 2 4.7K_0402_5% 8
Reserved R2
26
24 RED_DOCK <34>
3 G2 21 GREEN_DOCK <34>
11 GND B2 19 BLUE_DOCK <34>
H14 DSC PI3V713 28
31
GND
GND
H2_OUT
V2_OUT
17
13
HSYNC_DOCK <34>
VSYNC_DOCK <34>
33 GND SDA2 15 DAT_DDC2_DOCK <34>
GPAD SCL2 CLK_DDC2_DOCK <34> ESD Request
H14 UMA PI3V713 PI3V713-AZLEX_TQFN32_6X3
+3.3V_RUN
+3.3V_RUN +5V_RUN
H14D_En NA
22U_0603_6.3V6M
22U_0603_6.3V6M
0.01U_0402_16V7K
0.01U_0402_16V7K
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
CV379
@EMC@
CV380
@EMC@
H14U_En NA SEL1/SEL2 Chanel Source
1 1
@
1 1 1 1 1 1
0 A=B1 MB 2 2
CV128
CV127
CV126
CV125
CV124
CV144
C H15 DSC PI3V713 1 A=B2 APR/SPR 2 2 2 2 2 2
C
H15U_En NA
+5V_RUN
3
PJDLC05C_SOT23-3
PJDLC05C_SOT23-3
@EMC@ DV5
@EMC@ DV6
1
UV4
IN
AP2330W-7_SC59-3
GND
OUT
RED_CRT 1 2
EMC@ LV16 BLM15BB470SN1D_2P
3
B GREEN_CRT 1 2 +CRT_VCC B
EMC@ LV17 BLM15BB470SN1D_2P
BLUE_CRT 1 2
EMC@ LV18 BLM15BB470SN1D_2P
40mils
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
3.3P_0402_50V8C
3.3P_0402_50V8C
3.3P_0402_50V8C
1 1
1
150_0402_1%
150_0402_1%
150_0402_1%
1 1 1
1 1 1 CV50
RV32
RV33
RV34
CV54
CV55
CV56
1U_0402_6.3V6K
2 JCRT1 CONN@
2 2 2
CV51
CV52
CV53
@ @ @ 6
2
2
2 2 2 @ T87 PAD~D JCRT-11 11
RED 1
7
12
+CRT_VCC GREEN 2
8
HSYNC_CONN 13
BLUE 3
1K_0402_5%
1K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
9
1
VSYNC_CONN 14 16
M_ID2# G
RV35
RV36
RV37
RV38
4 17
G
10
15
@
2 5
2
DAT_DDC2_CRT
0.1U_0402_16V4Z
1 C-H_13-122015XXCP-A
CLK_DDC2_CRT
CV57
HSYNC_CRT 1 2
EMC@ LV19 BLM15AG121SN1D_L0402_2P 2
VSYNC_CRT 1 2
EMC@ LV20 BLM15AG121SN1D_L0402_2P
12P_0402_50V8J
12P_0402_50V8J
A A
1 1
EMC@ CV58
EMC@ CV59
2 2 DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT VGA SW & VGA Conn
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 26 of 53
5 4 3 2 1
5 4 3 2 1
D D
+3.3V_M +3.3V_M_TPM
PJP11
1 2
PAD-OPEN1x1m
+3.3V_M_TPM
0.1U_0402_25V6
4700P_0402_25V7K
2200P_0402_50V7K
2200P_0402_50V7K
+3.3V_SUS
1
1
@ CZ4
CZ5
CZ6
CZ7
C 1 2 USH_SMBCLK C
UZ1 RZ8 2.2K_0402_5%
2
1 2 USH_SMBDAT
3 12 RZ9 2.2K_0402_5%
10
19
VCC
VCC
VCC
V_BAT
1 2 USH_PWR_STATE# USH CONN
24 1 RZ10 1M_0402_5% JUSH1 CONN@
VCC GPIO_1 2 22
GPIO_2 17 21 GND2
GPIO_3 6 20 GND1
RZ30 1 2 33_0402_5% SPI_DINTPM 26 GPIO-Express-00 7 19 20
<7> PCH_SPI_DIN 1 2 SPI_DOTPM 23 MISO PP/GPIO <11> USBP6- 18 19
RZ29 33_0402_5%
<7> PCH_SPI_DO 1 2 SPI_CLKTPM 21 MOSI <11> USBP6+ 17 18
RZ26 33_0402_5%
<7> PCH_SPI_CLK 1 2 PCH_SPI_CS2#_R 22 SPI_CLK 9 16 17
@ RZ17 0_0402_5%
<7> PCH_SPI_CS2# 16 SPI_CS# TESTBI 8 <36> USH_SMBCLK 15 16
<9,30,35,36> PCH_PLTRST#_EC 20 SPI_RST# TESTI <36> USH_SMBDAT 14 15
<12> TPM_PIRQ# PIRQ# <35> BCM5882_ALERT# 13 14
5 +5V_RUN +3.3V_RUN +3.3V_SUS 12 13
NBO_1 13 11 12
NBO_2 +3.3V_SUS 11
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
25 14 10
18 GND NBO_3 15 9 10
GND NBO_4 9
@
11 27 8
GND NBO_5 +3.3V_RUN 8
@
SPI_CLKTPM
CZ10
CZ11
4 28 7
GND NBO_6 +5V_RUN 7
CZ12
6
<9> PLTRST_USH# 6
33_0402_5%
2
<35> USH_PWR_STATE# 5
2
@EMC@
AT97SC3205_TSSOP28~D 4
<10,12> CONTACTLESS_DET# 4
RZ35
3
2 3
1 2
<7,12> USH_DET# 1
1
0.1U_0402_25V6
E-T_6705K-Y20N-00L
Close to JUSH1
1
@EMC@
B B
CZ9
2
PLTRST_USH#
0.047U_0402_16V4Z
1
@EMC@
CZ68
2
For ESD solution
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT USH & TPM
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 27 of 53
5 4 3 2 1
5 4 3 2 1
+3.3V_LAN UL1
Layout Notice : Place bead as
close UL4 as possible +3.3V_LAN LAN ANALOG SWITCH
1 2 TP_LAN_JTAG_TMS LANCLK_REQ# 48 13 LAN_TX0+ EMC@ RL21 1 2 2.2_0603_5% LAN_TX0+L
<7,12> LANCLK_REQ# CLK_REQ_N MDI_PLUS0 LAN_TX0- EMC@ RL22 1 LAN_TX0-L
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
@ RL1 10K_0402_5% 36 14 2 2.2_0603_5%
TP_LAN_JTAG_TCK <9> PLTRST_LAN# PE_RST_N MDI_MINUS0
1 2
1
@ RL2 10K_0402_5% 44 17 LAN_TX1+ EMC@ RL23 1 2 2.2_0603_5% LAN_TX1+L
LANCLK_REQ# <7> CLK_PCIE_LAN PE_CLKP MDI_PLUS1 LAN_TX1- EMC@ RL24 1 LAN_TX1-L 1: TO DOCK
CL25
CL26
CL27
2 1 45 18 2 2.2_0603_5%
<7> CLK_PCIE_LAN# PE_CLKN MDI_MINUS1 DOCKED
PCIE
@ RL4 4.7K_0402_5% 2 1 PCIE_PRX_GLANTX_P3_C
MDI
<11> PCIE_PRX_GLANTX_P3
2
CL1 0.1U_0402_10V7K 38 20 LAN_TX2+ EMC@ RL25 1 2 2.2_0603_5% LAN_TX2+L
2 1 PCIE_PRX_GLANTX_N3_C 39 PETp MDI_PLUS2 21 LAN_TX2- EMC@ RL26 1 2 2.2_0603_5% LAN_TX2-L 0: TO RJ45
<11> PCIE_PRX_GLANTX_N3 PETn MDI_MINUS2
CL2 0.1U_0402_10V7K
+3.3V_LAN 1 2 PCIE_PTX_GLANRX_P3_C 41 23 LAN_TX3+ EMC@ RL27 1 2 2.2_0603_5% LAN_TX3+L
39
30
21
14
<11> PCIE_PTX_GLANRX_P3 PERp MDI_PLUS3
8
4
1
CL5 0.1U_0402_10V7K 42 24 LAN_TX3- EMC@ RL28 1 2 2.2_0603_5% LAN_TX3-L UL4
1 2 PCIE_PTX_GLANRX_N3_C PERn MDI_MINUS3
VDD
VDD
VDD
VDD
VDD
VDD
VDD
<11> PCIE_PTX_GLANRX_N3
10K_0402_5%
CL6 0.1U_0402_10V7K 38 SW_LAN_TX0+
B0+
1
D VCT_LAN_R1 SW_LAN_TX0- D
@ RL5
28 6 2 1 37
<7> SML0_SMBCLK SMB_CLK SVR_EN_N B0-
SMBUS
31 @ RL3 0_0402_5% LAN_TX0+L 2
<7> SML0_SMBDATA SMB_DATA +RSVD_VCC3P3_1 RL6 A0+ SW_LAN_TX1+
1 2 1 4.7K_0402_5% +3.3V_LAN 34
RSVD_VCC3P3_1 LAN_TX0-L 3 B1+ 33 SW_LAN_TX1-
2 5 A0- B1-
2
1 2 <12,36> LAN_WAKE# LAN_DISABLE#_R 3 LANWAKE_N VDD3P3_IN 29 SW_LAN_TX2+
<12> PM_LANPHY_ENABLE LAN_DISABLE_N 4 +3.3V_LAN_OUT 2 1 LAN_TX1+L 6 B2+ 28 SW_LAN_TX2-
@ RL7 0_0402_5% SMBus Device Address 0xC8 VDD3P3_4 +3.3V_LAN A1+ B2-
@ RL8 0_0603_5%
<35> LAN_DISABLE#_R LAN_TX1-L SW_LAN_TX3+
10K_0402_5%
1U_0603_10V6K
15 7 25
VDD3P3_15 A1- B3+
1
@ RL9
LOM_ACTLED_YEL# 26 19 24 SW_LAN_TX3-
LOM_SPD100LED_ORG# LED0 VDD3P3_19 B3-
CL7
27 29
LOM_SPD10LED_GRN# LED1 VDD3P3_29 +0.9V_LAN LAN_TX2+L SW_ACTLED_YEL#
LED
25 9 17
2
LED2 A2+ LEDB0 18 SW_100_ORG#
2 47 LAN_TX2-L 10 LEDB1 41 SW_10_GRN#
VDD0P9_47 46 A2- LEDB2
@ T88 PAD~D TP_LAN_JTAG_TDI 32 VDD0P9_46 37 36
TP_LAN_JTAG_TDO 34 JTAG_TDI VDD0P9_37 LAN_TX3+L 11 C0+ 35 DOCK_LOM_TRD0+ <34>
@ T89 PAD~D
JTAG_TDO A3+ C0- DOCK_LOM_TRD0- <34>
JTAG
+0.9V_LAN TP_LAN_JTAG_TMS 33 43
TP_LAN_JTAG_TCK 35 JTAG_TMS VDD0P9_43 LAN_TX3-L 12 32
JTAG_TCK A3- C1+ DOCK_LOM_TRD1+ <34>
11 31
VDD0P9_11 C1- DOCK_LOM_TRD1- <34>
XTALO_R 1 2 XTALO 9 40 13 27
XTAL_OUT VDD0P9_40 <26,31,35> DOCKED SEL C2+ DOCK_LOM_TRD2+ <34>
22U_0603_6.3V6M
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
1
16
VDD0P9_16
1
8 +0.9V_LAN LOM_ACTLED_YEL# 15 23
LAN_TEST_EN VDD0P9_8 LOM_SPD100LED_ORG# LEDA0 C3+ DOCK_LOM_TRD3+ <34>
CL12
CL9
CL10
CL11
CL8
RL11 30 16 22
TEST_EN LOM_SPD10LED_GRN# 42 LEDA1 C3- DOCK_LOM_TRD3- <34>
1M_0402_5%
2
2
3 1 RBIAS CTRL0P9 4.7UH_BRC2012T4R7MD_20% LL1 5 LEDC0 20
OUT IN PD LEDC1 DOCK_LOM_SPD100LED_ORG# <34>
27P_0402_50V8J
0.1U_0402_10V7K
10U_0603_6.3V6M
49 Idc_min=500mA 40
VSS_EPAD LEDC2 DOCK_LOM_SPD10LED_GRN# <34>
1
27P_0402_50V8J
1K_0402_5%
3.01K_0402_1%
4 2 DCR=100mohm 43
GND GND PAD_GND
1
CL3
CL4
WGI218LM-QQ89-B0_QFN48_6X6~D
2
2
CL13
RL12
RL13
Note: 25MHZ_18PF_7V25000034
+1.0V_LAN will work at 0.95V to 1.15V CL14
2
1
2
PI3L720ZHEX_TQFN42_9X3P5
C C
Place CL3, CL4 and LL1 close to UL1
1 2 3.3V_WWAN_EN
RZ40 100K_0402_5% +3.3V_WWAN
1
PJP32
PAD-OPEN1x1m
+3.3V_LAN
2
+3.3V_ALW
UZ2
1 14 +3.3V_WWAN_UZ2 1 2
2 VIN1 VOUT1 13 @ CZ24 0.1U_0402_10V7K
VIN1 VOUT1
3 12 1 2
<35> 3.3V_WWAN_EN ON1 CT1
470P_0402_50V7K
0.1U_0402_10V7K
CZ49
+5V_ALW 4 11 470P_0402_50V7K
VBIAS GND
CL19
CL18
5 10 1 2
<9,36> SIO_SLP_LAN# ON2 CT2 CZ23
RJ45 LOM circuit
2
6 9 470P_0402_50V7K PJP13
7 VIN2 VOUT2 8 +3.3V_LAN_UZ2 1 2
VIN2 VOUT2 +3.3V_LAN
GPAD
15 TL1 +3.3V_LAN:20mils
1
PAD-OPEN1x2m
APE8990GN3B_SON14_2X3 @CZ50 JLOM1 CONN@
0.1U_0402_10V7K SW_LAN_TX1- 1 1:1 24 NB_LAN_TX1-
2
0.47U_0603_10V7K
NB_LAN_TX2+ 4
PR3+
1
LOM_SPD100LED_ORG# 1 17
P
B GND
CL16
CL17
4 NB_LAN_TX1+ 3
LOM_SPD10LED_GRN# 2 O WLAN_LAN_DISBL# <35> PR2+ 16
2
A GND
G
NB_LAN_TX0+ 1 GND
PR1+ 14
LED_10_GRN# 1 2 LED_10_GRN_R# 11 GND
RL19 150_0402_5% Green LED-
SW_LAN_TX3- 7 1:1 18 NB_LAN_TX3- LED_100_ORG# 1 2 LED_100_ORG_R# 13
QL1A TD3+ TX3+ RL20 150_0402_5% Orange LED-
DMN66D0LDW-7_SOT363-6 12
SW_ACTLED_YEL# 1 6 LAN_ACTLED_YEL# Green-Orange LED+
SW_LAN_TX3+ 8
TD3- 17 NB_LAN_TX3+ SANTA_130456-511
TX3-
2
SYS_LED_MASK# 9 16 Z2806
SYS_LED_MASK# <35,39> TDCT3 TXCT3
10 15 Z2808
TDCT4 TXCT4
0.47U_0603_10V7K
0.47U_0603_10V7K
1 75_0402_1%
1 75_0402_1%
1
CL20
CL21
SW_LAN_TX2+12 13 NB_LAN_TX2+
5
TD4- TX4-
SYS_LED_MASK#
MHPC_NS692417
A QL2A A
DMN66D0LDW-7_SOT363-6
RL15 2
RL16 2
RL17 2
RL18 2
SW_10_GRN# 1 6 LED_10_GRN#
CL22 150P_1808_2.5KV8J
SYS_LED_MASK# CHASSIS use 40mil trace if necessary
DELL CONFIDENTIAL/PROPRIETARY
QL2B
DMN66D0LDW-7_SOT363-6
Compal Electronics, Inc.
4 3 PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT LAN
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
5
0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 28 of 53
5 4 3 2 1
A B C D E
+3.3V_MMI
4.7U_0603_6.3V6K
0.1U_0402_25V6
0.1U_0402_25V6
CR4 close to UR1.42
1
CR6 close to UR1.23
CR1
CR2
CR3
2
2
0.1U_0402_25V6
0.1U_0402_25V6
1
1
CR4
CR6
1 1
2
+3.3V_MMI
UR1
+1.2V_LDO
OZ777FJ2LN
4.7U_0603_6.3V6K
0.1U_0402_25V6
9 12 +AUX_LDO
PE_33VCCAIN AUX_LDO_CAP
2
+3.3V_RUN_CARD +1.8V_RUN_CARD
CR7
CR8
27
UHSII_33VCCAIN/NC 25 +SD_IO_LDO
SD_IO_LDO_CAP
4.7U_0603_6.3V6K
0.1U_0402_25V6
0.1U_0402_25V6
1U_0402_6.3V6K
2
4.7U_0603_6.3V6K
0.1U_0402_25V6
1U_0402_6.3V6K
4.7U_0603_6.3V6K
42
SD_33VCCD
2
CR17
1
CR9
CR13
CR10
CR14
CR15
23
SD_SKT_33VIN 1
CR31
CR34
1
1
13 22 +3.3V_RUN_CARD
2
AUX _33VIN SD_SKT_33VOUT
If support RTD3 cold the AUX and MAIN power rail should be
11 24
use different power rail; for RTD3 hot please keep this circuit MAIN_LDO_VIN SD_SKT_18VOUT +1.8V_RUN_CARD
+1.2V_LDO 10
MAIN_LDO_12VOUT
CR31 near UR1.22 CR34 near UR1.24
41
CORE_12VCCD
4.7U_0603_6.3V6K
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
20 SDWP
36 SD_WPI 21 SD/MMCCD#
UHSII_12VCCAIN/NC SD_CD#
2
31
UHSII_12VCCAIN/NC
CR18
CR19
CR21
CR22
28 43 SD/MMCCLK_R RR1 1 EMC@ 2 10_0402_5% SD/MMCCLK
UHSII_12VCCAIN/NC SD_CLK
@EMC@ CR23
45 SD/MMCCMD
1
SD_CMD
5P_0402_50V8C
1
PE_12VCCAIN 39
MMC_D7
1
2 2
40
MMC_D6 44
1 2 PE_REXT 4 MMC_D5 46
2
RR2 191_0402_1% PE_REXT MMC_D4 47 SD/MMCDAT3 @EMC@ RR3 1 2 0_0402_5% SD/MMCDAT3_R
CR24 1 2 0.1U_0402_10V7K PCIE_PTX_MMIRX_P1_C 6 SD_D3 48 SD/MMCDAT2 @EMC@ RR4 1 2 0_0402_5% SD/MMCDAT2_R
<11> PCIE_PTX_MMIRX_P1 PCIE_PTX_MMIRX_N1_C PE_RXP SD_D2
CR25 1 2 0.1U_0402_10V7K 5 37 SD/MMCDAT1
<11> PCIE_PTX_MMIRX_N1 PE_RXM SD_D1 38 SD/MMCDAT0 EMI solution for SD card EMI depop location
CR26 1 2 0.1U_0402_10V7K PCIE_PRX_MMITX_P1_C 7 SD_D0
<11> PCIE_PRX_MMITX_P1 CR27 1 2 0.1U_0402_10V7K PCIE_PRX_MMITX_N1_C 8 PE_TXP 29
<11> PCIE_PRX_MMITX_N1 PE_TXM SD_RCLK_M/NC 30
+3.3V_MMI 2 SD_RCLK_P/NC 32 SD_UHS2_D1P
<7> CLK_PCIE_MMI# PE_REFCLKM SD_D1P/NC SD_UHS2_D1N
3 33
<7> CLK_PCIE_MMI PE_REFCLKP SD_D1M/NC SD_UHS2_D0N
34
SD_D0M/NC
1
100K_0402_5%
15 35 SD_UHS2_D0P
<9> PLTRST_MMI# PE_RST#_GATE# SD_D0P/NC
RR6
MEDIACARD_PWREN 14 26 SD_REXT 1 2
MAIN_LDO_EN SD_REXT/NC RR5 4.7K_0402_1%
16
2
1 2 MEDIACARD_PWREN
@ RR8
3 3
+3.3V_RUN +3.3V_MMI
PJP26
1 2
PAD-OPEN1x2m
JSD1 CONN@
+3.3V_RUN_CARD 4
14 VDD/VDD1
+1.8V_RUN_CARD VDD2
SD/MMCCMD 2
SD/MMCCLK 5 CMD
CLK
SD/MMCCD# 18
CARD DETECT
0.1U_0402_25V6
SDWP 19
WRITE PROTEC
1
1M_0402_5%
1
RR11
SD/MMCDAT0 7
DAT0/RCLK+
CR35
SD/MMCDAT1 8
SD/MMCDAT2_R 9 DAT1/RCLK-
2
SD/MMCDAT3_R 1 DAT2
2
SD_UHS2_D0P 11 CD/DAT3
SD_UHS2_D0N 12 D0+
SD_UHS2_D1P 16 DO-
SD_UHS2_D1N 15 D1+ 20
D1- GND1 21
3 GND2 22
6 VSS1 GND3 23
10 VSS2 GND4 24
13 VSS3 GND5 25
17 VSS4 GND6 26
VSS5 GND7
ALPS_SCDADA0101_NR
4 4
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Card Reader
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 29 of 53
A B C D E
5 4 3 2 1
+3.3V_WWAN
NGFF slot B Key B NGFF for UMA NGFF slot A Key A
1 2 mSATA_DEVSLP
@ RZ39 10K_0402_5%
1 2 WWAN_PWR_EN +3.3V_WLAN
@ RZ43 0_0402_5% +3.3V_WWAN
JNGFF1
JNGFF2 1 2
1 2 3 1 2 4
<35> NGFF_CONFIG_3 1 2 <11> USBP2+ 3 4 WLAN_LED#
3 4 5 6
3 4 WWAN_PWR_EN <11> USBP2- 5 6
5 6 7
7 5 6 8 WWAN_RADIO_DIS#_R 7
<11> USBP7+ 7 8 WWAN_LED#
9 10
<11> USBP7- 9 10
11
11 8 BT_LED#
9 8 10
1 2 WIGIG_LANE_N3_C 11 9 10 12 WIGIG_AUX#_C 2 1
<25> WIGIG_LANE_N3 WIGIG_LANE_P3_C 11 12 WIGIG_AUX_C 0.1U_0402_25V6 WIGIG_AUX# <25>
12 CV145 1 2 0.1U_0402_25V6 13 14 2 1CV150
D 12 <25> WIGIG_LANE_P3 13 14 WIGIG_AUX <25>
13 14 CV146 0.1U_0402_25V6 15 16 0.1U_0402_25V6 CV149 D
<35> NGFF_CONFIG_0 13 14 WIGIG_LANE_N2_C 15 16 WIGIG_LANE_N1_C
15 16 1 2 17 18 2 1
<35> WWAN_WAKE# 15 16 HW_GPS_DISABLE2#_R <25> WIGIG_LANE_N2 WIGIG_LANE_P2_C 17 18 WIGIG_LANE_P1_C WIGIG_LANE_N1 <25>
17 18 CV147 1 2 0.1U_0402_25V6 19 20 0.1U_0402_25V6 2 1CV152
17 18 <25> WIGIG_LANE_P2 19 20 WIGIG_LANE_P1 <25>
19 20 CV148 0.1U_0402_25V6 21 22 0.1U_0402_25V6 CV153
21 19 20 22 UIM_RESET 23 21 22 24 WIGIG_LANE_N0_C 2 1
<6> PCIE_PRX_SATATX_N6_L1 21 22 UIM_CLK <25> WIGIG_HPD 23 24 WIGIG_LANE_P0_C WIGIG_LANE_N0 <25>
23 24 25 26 0.1U_0402_25V6 2 1CV156
<6> PCIE_PRX_SATATX_P6_L1 23 24 UIM_DATA 25 26 WIGIG_LANE_P0 <25>
25 26 CZ13 1 2 0.1U_0402_10V7K PCIE_PTX_WLANRX_P4_C 27 28 0.1U_0402_25V6 CV157
25 26 <11> PCIE_PTX_WLANRX_P4 27 28
CZ32 1 20.1U_0402_10V7K PCIE_PTX_SATARX_N6_L1_C 27 28 CZ14 1 2 0.1U_0402_10V7K PCIE_PTX_WLANRX_N4_C 29 30
<6> PCIE_PTX_SATARX_N6_L1 27 28 +SIM_PWR <11> PCIE_PTX_WLANRX_N4 29 30 PCH_CL_RST1# <7>
CZ33 1 20.1U_0402_10V7K PCIE_PTX_SATARX_P6_L1_C 29 30 31 32
<6> PCIE_PTX_SATARX_P6_L1 29 30 mSATA_DEVSLP <12> 31 32 PCH_CL_DATA1 <7>
31 32 33 34
31 32 <11> PCIE_PRX_WLANTX_P4 33 34 PCH_CL_CLK1 <7>
33 34 35 36
<6> PCIE_PRX_SATATX_P6_L0 35 33 34 36 <11> PCIE_PRX_WLANTX_N4 37 35 36 38
<6> PCIE_PRX_SATATX_N6_L0 37 35 36 38 39 37 38 40
37 38 <7> CLK_PCIE_WLAN 39 40
CZ58 1 20.1U_0402_10V7K PCIE_PTX_SATARX_N6_L0_C 39 40 41 42 WIGIG_32KHZ
<6> PCIE_PTX_SATARX_N6_L0 39 40 <7> CLK_PCIE_WLAN# 41 42
CZ59 1 20.1U_0402_10V7K PCIE_PTX_SATARX_P6_L0_C 41 42 PCH_PLTRST#_EC 43 44 PCH_PLTRST#_EC
<6> PCIE_PTX_SATARX_P6_L0 41 42 43 44 BT_RADIO_DIS#_R PCH_PLTRST#_EC <9,27,35,36>
43 44 45 46
43 44 PCIE_WAKE# SATACLK_REQ# <7> <7,12> WLANCLK_REQ# PCIE_WAKE# 45 46 WLAN_WIGIG60GHZ_DIS#_R
45 46 47 48
<7> CLK_PCIE_SATA# 45 46 <35> PCIE_WAKE# 47 48
47 48 49 50
<7> CLK_PCIE_SATA 47 48 49 50
49 50 CZ21 1 2 0.1U_0402_10V7K PCIE_PTX_WIGIGRX_P5_C 51 52
49 50 <11> PCIE_PTX_WIGIGRX_P5 51 52
51 52 CZ22 1 2 0.1U_0402_10V7K PCIE_PTX_WIGIGRX_N5_C 53 54
51 52 <11> PCIE_PTX_WIGIGRX_N5 53 54
53 54 55 56
55 53 54 56 57 55 56 58 PCH_PLTRST#_EC
57 55 56 58 <11> PCIE_PRX_WIGIGTX_P5 59 57 58 60
57 58 <11> PCIE_PRX_WIGIGTX_N5 59 60 PCIE_WAKE# WIGIGCLK_REQ# <7,12>
59 60 61 62
61 59 60 62 63 61 62 64
<35> NGFF_CONFIG_1 61 62 <7> CLK_PCIE_WIGIG 63 64
63 64 65 66
63 64 <7> CLK_PCIE_WIGIG# 65 66
65 66 67
67 65 66 67
<35> NGFF_CONFIG_2 67
69 68
69 68 GND GND
GND GND
BELLW_80149-4221 BELLW_80148-3221
CONN@ CONN@
+3.3V_WWAN
conn should be change SP070011B00 TBD +3.3V_ALW
0.047U_0402_16V4Z
0.047U_0402_16V4Z
33P_0402_50V8J
22U_0603_6.3V6M
33P_0402_50V8J
150U_B2_6.3VM_R35M
C C
1 1
5
@
150U_6.3V_M
@
UZ11 1 2
<9> SUSCLK
1
AUX_EN_WOWL
CZ56
CZ57
+ + 1 @ RZ56 0_0402_5%
P
B WIGIG_32KHZ_R WIGIG_32KHZ
CZ51
CZ52
CZ53
CZ54
CZ55
4 1 2
2 Y RZ57 0_0402_5%
<35,36> EC_32KHZ_MEC5085
2
G
2 2
1 2 WWAN_RADIO_DIS#_R TC7SH08FU_SSOP5
<35> WWAN_RADIO_DIS#
3
DZ5
RB751S40T1G_SOD523-2
+3.3V_WLAN
1 2 HW_GPS_DISABLE2#_R 1 2 WLAN_WIGIG60GHZ_DIS#_R
<35> HW_GPS_DISABLE2# <35> WLAN_WIGIG60GHZ_DIS#
0.1U_0402_25V6
0.047U_0402_16V4Z
0.047U_0402_16V4Z
0.1U_0402_25V6
0.1U_0402_25V6
4.7U_0603_6.3V6K
DZ6 DZ1
RB751S40T1G_SOD523-2 RB751S40T1G_SOD523-2
1
@CZ15
CZ20
CZ16
CZ17
CZ18
CZ19
2
2
STATE # CONFIG_0 CONFIG_1 CONFIG_2 CONFIG_3 Module Type <35> BT_RADIO_DIS#
1 2 BT_RADIO_DIS#_R
DZ2
RB751S40T1G_SOD523-2
0 GND GND GND GND SSD-SATA
B
15 HIGH HIGH HIGH HIGH NA B
1 2 AUX_EN_WOWL
1
100K_0402_5%
100K_0402_5%
1 2 PJP12
2
NC NC
PAD-OPEN1x1m
UIM_DATA UIM_CLK
RZ14
RZ15
3 4
I/O CLK +SIM_PWR +3.3V_ALW
5 6 UIM_RESET UZ3
2
VPP RST
5
1 14 +3.3V_WLAN_UZ3 1 2
1
VIN1 VOUT1
1U_0402_6.3V6K
7 8 2 13 @ CZ36 0.1U_0402_10V7K
GND VCC VIN1 VOUT1 BT_LED# 4 3
WIRELESS_LED# <35,39>
1
9 10 AUX_EN_WOWL 3 12 1 2
GND GND <35> AUX_EN_WOWL ON1 CT1
C263
2
11 12 +5V_ALW 4 11 DMN66D0LDW-7_SOT363-6
2
100K_0402_5%
2
PAD-OPEN1x1m
RZ37
2
UIM_RESET
5
1
A UIM_CLK WWAN_LED# 1 6 A
4 3
UIM_DATA QZ11A
DMN66D0LDW-7_SOT363-6 QZ11B
DMN66D0LDW-7_SOT363-6
33P_0402_50V8J
@EMC@ CZ65
33P_0402_50V8J
@EMC@ CZ66
33P_0402_50V8J
@EMC@ CZ67
1
DELL CONFIDENTIAL/PROPRIETARY
2
+USB_LEFT_PWR
DI1 EMC@
USB3RN1_D- 1 1 10 9 USB3RN1_D- JUSB1 CONN@
EMC@ LI1 1
SW_USB3RN1 USB3RN1_D- USB3RP1_D+ 2 2 USB3RP1_D+ USBP0_D- VBUS
4
4 3
3 9 8 2
D-
USBP0_D+ 3
USB3TN1_D- 4 4 USB3TN1_D- D+
7 7 4
GND
SW_USB3RP1 USB3RP1_D+
100U_1206_6.3V6M
0.1U_0402_25V6
1 2 USB3RN1_D- 5
1 2 SSRX-
1
USB3TP1_D+ 5 5 6 6 USB3TP1_D+ USB3RP1_D+ 6 10
SSRX+ GND
CI1
CI3
AZC199-02SPR7G_SOT23-3
DLW21HN900HQ2L_4P 7 11
GND GND
2
3 3 USB3TN1_D- 8 12
2
SSTX- GND
EMC@ DI2
USB3TP1_D+ 9 13
2
8 SSTX+ GND
C-K_26210-8K1A-02
1
D L05ESDL5V0NA-4_SLP2510P8-10-9 D
1
EMC@ LI2
SW_USB3TN1 2 1 USB3TN1_C 4 3 USB3TN1_D-
CI4 0.1U_0402_10V7K 4 3 EMC@ LI3
SW_USBP0+ 4 3 USBP0_D+
SW_USB3TP1 2 1 USB3TP1_C 1 2 USB3TP1_D+ 4 3
CI5 0.1U_0402_10V7K 1 2
DLW21HN900HQ2L_4P SW_USBP0- 1 2 USBP0_D-
1 2
DLW21HN900HQ2L_4P +5V_ALW +USB_LEFT_PWR
UI1
1 8
2 GND VOUT 7
3 VIN VOUT 6
VIN VOUT
10U_0603_6.3V6M
0.1U_0402_25V6
4 5
+3.3V_SUS <35> USB_PWR_EN1# EN FLG USB_OC0# <11,12>
1
@ CI6
SY6288D10CAC_MSOP8
CI7
PCB USB2 0 USB2 3
2
4.7U_0603_6.3V6K
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
UI4
3
VDD
1
1
@ CI419
@ CI418
@ CI417
9 31 SW_USB3TP1
VDD TX+A
CI420
CI415
CI414
CI416
12 30 SW_USB3TN1
16 VDD TX-A 27 SW_USB3RP1 H12 UMA USB3102 NX3DV221 ESD Request
2
22U_0603_6.3V6M
1 24
<11> USB3TP1 TX+ TX-B DOCK_USB3TN1 <34>
CI421
@EMC@
2 23 1
<11> USB3TN1 TX- RX+B DOCK_USB3RP1 <34>
4 22
C <11> USB3RP1 RX+ RX-B DOCK_USB3RN1 <34> C
5 15
<11> USB3RN1
<11> USBP0+
6
7
RX-
D+
D+B
D-B
14
13
DOCK_USBP0+ <34>
DOCK_USBP0- <34>
H14 UMA USB3102 NX3DV221 2
<11> USBP0- D- USB_IDB
8
USB_ID
11
H14D_En NA NA
OE#
10 21
<26,28,35> DOCKED
32 SS_SEL
HS_SEL
GND
GND
28
33
H14U_En NA NA Close to JUSB1 (Place on TOP)
HGND
PI3USB3102ZLEX_TQFN32_6X3
H15 DSC USB3102 NX3DV221
check port mapping
H15 UMA USB3102 NX3DV221
DOCKED function
1 Dock
H15D_En NA NA
0 M/B
H15U_En NA NA
+USB_RIGHT_PWR
JUSB2 CONN@
B LI9 EMC@ 1 B
1 2 USB3RN4_D- USBP3_D- 2 VBUS
<11> USB3RN4 1 2 USBP3_D+ D-
3
DI6 EMC@ D+
100U_1206_6.3V6M
0.1U_0402_25V6
4
USB3RP4_D+ USB3RN4_D- 1 1 USB3RN4_D- USB3RN4_D- GND
<11> USB3RP4
4
4 3
3 10 9 5
SSRX-
1
USB3RP4_D+ 6 10
USB3RP4_D+ USB3RP4_D+ SSRX+ GND
CI8
CI10
DLW21HN900HQ2L_4P 2 2 9 8 7 11
GND GND
AZC199-02SPR7G_SOT23-3
USB3TN4_D- 8 12
2
SSTX- GND
3
USB3TN4_D- 4 4 7 7 USB3TN4_D- USB3TP4_D+ 9 13
SSTX+ GND
EMC@ DI3
2
3
USB3TP4_D+ 5 5 6 6 USB3TP4_D+ C-K_26210-8K1A-02
3 3
1
LI8 EMC@
1
2 1 USB3TN4_C 1 2 USB3TN4_D- 8
<11> USB3TN4 1 2
CI28 0.1U_0402_10V7K
L05ESDL5V0NA-4_SLP2510P8-10-9
2 1 USB3TP4_C 4 3 USB3TP4_D+
<11> USB3TP4 4 3
CI27 0.1U_0402_10V7K
DLW21HN900HQ2L_4P
+5V_ALW +USB_RIGHT_PWR
UI2
1 8
2 GND VOUT 7
3 VIN VOUT 6
VIN VOUT
10U_0603_6.3V6M
0.1U_0402_25V6
4 5
<35> USB_PWR_EN2# EN FLG USB_OC2# <11,12>
@ CI11
LI4 EMC@
1
SW_USBP3+ USBP3_D+
CI12
1 2 SY6288D10CAC_MSOP8
+3.3V_SUS 1 2
support APR/SPR/LIO Dock
2
UI5 SW_USBP3- 4 3 USBP3_D-
10 1 SW_USBP3+ 4 3
9 VCC 1D+ 2 SW_USBP3- DLW21HN900HQ2L_4P
<35> DOCKED_LIO_EN S 1D-
0.1U_0402_25V6
8 3
<11> USBP3+ D+ 2D+ DOCK_USBP3+ <34>
1
A A
7 4
<11> USBP3- D- 2D- DOCK_USBP3- <34>
CI38
6 5
OE# GND
2
NX3DV221GM_XQFN10U10_2X1P55
LI6 EMC@
1 2 USB3RN2_D- +5V_USB_CHG_PWR
<11> USB3RN2 1 2
DI4 EMC@ JUSB3
4 3 USB3RP2_D+ USB3RN2_D- 1 1 10 9 USB3RN2_D- 1
<11> USB3RP2 4 3 USBP1_R_D- 2 VBUS
USB3RP2_D+ USB3RP2_D+ USBP1_R_D+ D-
100U_1206_6.3V6M
0.1U_0402_25V6
D DLW21HN900HQ2L_4P 2 2 9 8 3 D
4 D+
1 1 GND
USB3TN2_D- 4 4 7 7 USB3TN2_D- USB3RN2_D- 5
USB3RP2_D+ SSRX-
CI14
CI17
AZC199-02SPR7G_SOT23-3
6 10
SSRX+ GND
2
USB3TP2_D+ 5 5 6 6 USB3TP2_D+ 7 11
2 2 USB3TN2_D- GND GND
EMC@ DI5
8 12
2
LI5 EMC@ 3 3 USB3TP2_D+ 9 SSTX- GND 13
2 1 USB3TN2_C 1 2 USB3TN2_D- SSTX+ GND
<11> USB3TN2 1 2
1
CI13 0.1U_0402_10V7K 8 SINGA_2UB1641-000111F
CONN@
1
2 1 USB3TP2_C 4 3 USB3TP2_D+ L05ESDL5V0NA-4_SLP2510P8-10-9
<11> USB3TP2 4 3
CI16 0.1U_0402_10V7K
DLW21HN900HQ2L_4P
+5V_ALW
+5V_USB_CHG_PWR
UI3
+5V_ALW 1 12
IN OUT LI7 EMC@
0.1U_0402_25V6
2
<11> USBP1- 3 DM_OUT PS_USBP1_D- 4 3 USBP1_R_D- ESD Request
1 <11> USBP1+ DP_OUT 4 3
10 PS_USBP1_D+
DP_IN PS_USBP1_D-
CI19
13 11
<11,12> USB_OC1# FAULT# DM_IN PS_USBP1_D+ 1 2 USBP1_R_D+ +5V_ALW
2 ILIM_SEL 4 1 2
ILIM_SEL DLW21HN900HQ2L_4P
C 5 15 C
<35> USB_PWR_SHR_VBUS_EN EN ILIM_LO 16 2 1
RI14
ILIM_HI
22U_0603_6.3V6M
CI19 near UI3.1 22.1K_0402_1%
CI422
@EMC@
6 1
<35,36> USB_PWR_SHR_EN# 7 CTL1 9
8 CTL2 NC 14
CTL3 GND 17
+5V_ALW GNDP 2
TPS2544RTER_WQFN16_3X3
RI13 2 1 ILIM_SEL
10K_0402_5%
B B
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT USB SW
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 32 of 53
5 4 3 2 1
5 4 3 2 1
D D
B B
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT NFC
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 33 of 53
5 4 3 2 1
5 4 3 2 1
JDOCK1
DOCK_DET_1 1 2 DOCK_AC_OFF
3 1 2 4 DOCK_AC_OFF <47>
<28> DOCK_LOM_SPD10LED_GRN# DPC_CA_DET 5 3 4 6 DPB_CA_DET DOCK_LOM_SPD100LED_ORG# <28>
<22,25> DPC_CA_DET 7 5 6 8 DPB_CA_DET <22,25>
C302 2 1 0.1U_0402_10V7K DPC_LANE_P0_C EMC@ R259 1 2 33_0402_5% DPC_DOCK_LANE_P0 9 7 8 10 DPB_DOCK_LANE_P0 EMC@ R260 1 2 33_0402_5% DPB_LANE_P0_C C294 2 1 0.1U_0402_10V7K
<22> DPC_LANE_P0 DPC_LANE_N0_C 2 33_0402_5% DPC_DOCK_LANE_N0 9 10 DPB_DOCK_LANE_N0 EMC@ R261 1 2 33_0402_5% DPB_LANE_N0_C DPB_LANE_P0 <22>
C295 2 1 0.1U_0402_10V7K EMC@ R252 1 11 12 C296 2 1 0.1U_0402_10V7K
<22> DPC_LANE_N0 13 11 12 14 DPB_LANE_N0 <22>
C297 2 1 0.1U_0402_10V7K DPC_LANE_P1_C EMC@ R253 1 2 33_0402_5% DPC_DOCK_LANE_P1 15 13 14 16 DPB_DOCK_LANE_P1 EMC@ R254 1 2 33_0402_5% DPB_LANE_P1_C C298 2 1 0.1U_0402_10V7K
D <22> DPC_LANE_P1 DPC_LANE_N1_C 2 33_0402_5% DPC_DOCK_LANE_N1 15 16 DPB_DOCK_LANE_N1 EMC@ R256 1 2 33_0402_5% DPB_LANE_N1_C DPB_LANE_P1 <22> D
C299 2 1 0.1U_0402_10V7K EMC@ R255 1 17 18 C303 2 1 0.1U_0402_10V7K
<22> DPC_LANE_N1 19 17 18 20 DPB_LANE_N1 <22>
C304 2 1 0.1U_0402_10V7K DPC_LANE_P2_C EMC@ R257 1 2 33_0402_5% DPC_DOCK_LANE_P2 21 19 20 22 DPB_DOCK_LANE_P2 EMC@ R262 1 2 33_0402_5% DPB_LANE_P2_C C305 2 1 0.1U_0402_10V7K
<22> DPC_LANE_P2 DPC_LANE_N2_C 2 33_0402_5% DPC_DOCK_LANE_N2 21 22 DPB_DOCK_LANE_N2 EMC@ R264 1 2 33_0402_5% DPB_LANE_N2_C DPB_LANE_P2 <22>
C306 2 1 0.1U_0402_10V7K EMC@ R263 1 23 24 C307 2 1 0.1U_0402_10V7K
<22> DPC_LANE_N2 25 23 24 26 DPB_LANE_N2 <22>
C300 2 1 0.1U_0402_10V7K DPC_LANE_P3_C EMC@ R265 1 2 33_0402_5% DPC_DOCK_LANE_P3 27 25 26 28 DPB_DOCK_LANE_P3 EMC@ R258 1 2 33_0402_5% DPB_LANE_P3_C C308 2 1 0.1U_0402_10V7K
<22> DPC_LANE_P3 DPC_LANE_N3_C 2 33_0402_5% DPC_DOCK_LANE_N3 27 28 DPB_DOCK_LANE_N3 EMC@ R267 1 2 33_0402_5% DPB_LANE_N3_C DPB_LANE_P3 <22>
C301 2 1 0.1U_0402_10V7K EMC@ R266 1 29 30 C309 2 1 0.1U_0402_10V7K
<22> DPC_LANE_N3 31 29 30 32 DPB_LANE_N3 <22>
DPC_DOCK_AUX 33 31 32 34 DPB_DOCK_AUX
<25> DPC_DOCK_AUX DPC_DOCK_AUX# 35 33 34 36 DPB_DOCK_AUX# DPB_DOCK_AUX <25>
<25> DPC_DOCK_AUX# 37 35 36 38 DPB_DOCK_AUX# <25>
DPC_DOCK_HPD 39 37 38 40 DPB_DOCK_HPD
<22> DPC_DOCK_HPD 39 40 DPB_DOCK_HPD <22>
0.033U_0402_16V7K
41 42
+NBDOCK_DC_IN_SS 41 42 ACAV_DOCK_SRC# <47>
0.033U_0402_16V7K
43 44
@EMC@
43 44
1
BLUE_DOCK 45 46
<26> BLUE_DOCK DAT_DDC2_DOCK <26>
C311
45 46
@EMC@
1
47 48
CLK_DDC2_DOCK <26>
C310
49 47 48 50
2
51 49 50 52
2
RED_DOCK 53 51 52 54 SATA_PRX_DKTX_P0 2 1
Close to DOCK <26> RED_DOCK 53 54 SATA_PRX_DKTX_P0_C <6> Close to DOCK
55 56 SATA_PRX_DKTX_N0 C312 2 1 0.01U_0402_16V7K
Its for Enhance ESD on 57 55 56 58 C313 0.01U_0402_16V7K
SATA_PRX_DKTX_N0_C <6> Its for Enhance ESD on dock
dock issue. GREEN_DOCK 59 57 58 60 SATA_PTX_DKRX_P0 1 2 issue.
<26> GREEN_DOCK 61 59 60 62 SATA_PTX_DKRX_N0 SATA_PTX_DKRX_P0_C <6>
C314 1 2 0.01U_0402_16V7K
63 61 62 64 C315 0.01U_0402_16V7K SATA_PTX_DKRX_N0_C <6>
65 63 64 66
<26> HSYNC_DOCK 67 65 66 68 DOCK_USBP3+ <31>
DPC_DOCK_HPD <26> VSYNC_DOCK 69 67 68 70 DOCK_USBP3- <31>
71 69 70 72
<36> CLK_MSE 73 71 72 74 DOCK_USBP0+ <31>
<36> DAT_MSE 75 73 74 76 DOCK_USBP0- <31>
75 76
1
100K_0402_5%
77 78
<21> DAI_BCLK# 79 77 78 80 CLK_KBD <36>
<21> DAI_LRCK# 79 80 DAT_KBD <36>
R268
C 81 82 C
83 81 82 84
<21> DAI_DI 85 83 84 86 DOCK_USB3RN1 <31>
<21> DAI_DO# DOCK_USB3RP1 <31>
2
87 85 86 88
87 88 EMI solution for E-Docking USB
89 90
<21> DAI_12MHZ# 91 89 90 92 DOCK_USB3TN1 <31>
93 91 92 94 DOCK_USB3TP1 <31> DPB_DOCK_HPD
95 93 94 96
97 95 96 98
<35> D_LAD0 97 98 BREATH_LED# <36,39>
100K_0402_5%
99 100
<35> D_LAD1 99 100 DOCK_LOM_ACTLED_YEL# <28>
1
101 102
101 102
R271
103 104
<35> D_LAD2 105 103 104 106 DOCK_LOM_TRD0+ <28>
<35> D_LAD3 107 105 106 108 DOCK_LOM_TRD0- <28>
109 107 108 110
<35> D_LFRAME#
2
111 109 110 112 DOCK_LOM_TRD1+ <28> +3.3V_ALW2
<35> D_CLKRUN# 113 111 112 114 DOCK_LOM_TRD1- <28> +LOM_VCT
115 113 114 116
<35> D_SERIRQ 115 116 DOCK_DET#
1U_0402_6.3V6K
117 118 1 2
<35> D_DLDRQ1# 117 118 +LOM_VCT
119 120 100K_0402_5% R272
119 120
@ C316
121 122
<7> CLK_PCI_DOCK 123 121 122 124 DOCK_LOM_TRD2+ <28>
125 123 124 126 DOCK_LOM_TRD2- <28>
2
127 125 126 128
<36> DOCK_SMB_CLK 129 127 128 130 DOCK_LOM_TRD3+ <28>
<36> DOCK_SMB_DAT 131 129 130 132 DOCK_LOM_TRD3- <28>
133 131 132 134
<35,40> DOCK_SMB_ALERT# 135 133 134 136 DOCK_DCIN_IS+ <46>
<40> DOCK_PSID 137 135 136 138 DOCK_DCIN_IS- <46>
139 137 138 140
<36> DOCK_PWR_BTN# 141 139 140 142 DOCK_POR_RST# <36>
D19
SLICE_BAT_PRES# 143 141 142 144 DOCK_DET_R# 1 2
B <35,40,47> SLICE_BAT_PRES# 143 144 DOCK_DET# <35,47> B
145 149 RB751S40T1G_SOD523-2
146 GND1 PWR2 150
+DOCK_PWR_BAR PWR1 PWR2 +DOCK_PWR_BAR
147 151
PWR1 PWR2
3
2
4.7U_0805_25V6-K
0.1U_0603_50V7K
L30ESD24VC3-2_SOT23-3
148 152
PWR1 GND2
0.1U_0603_50V7K
1
D20 @EMC@
C318
153 159
Shield_G Shield_G
1
1
@ C33
C317
154 160
155 Shield_G Shield_G 161
2
156 Shield_G Shield_G 162
2
1
10_0402_5%
10_0402_5%
10_0402_5%
JAE_WD2F144WB5R400
EMC@
EMC@
CONN@
R41
R6
R273
EMC@
2
2
4.7P_0402_50V8C
4.7P_0402_50V8C
4.7P_0402_50V8C
1
1
C43
EMC@
C42
EMC@
C319
EMC@
2
2
EMI depop location
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT E-Dock
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 34 of 53
5 4 3 2 1
5 4 3 2 1
+3.3V_ALW
+3.3V_ALW +3.3V_ALW_UE1
PJP14
1 2 +3.3V_ALW
RPE9
1 USB_PWR_SHR_VBUS_EN
10U_0603_6.3V6M
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_10V7K
0.1U_0402_25V6
0.1U_0402_25V6
8 PAD-OPEN1x1m
1
7 2 USB_PWR_EN1#
1
USB_PWR_EN2#
CE1
6 3
CE2
CE3
CE4
CE5
CE6
5 4 PCIE_WAKE#_R 2 1
USB_PWR_SHR_EN# <32,36>
2
10K_0402_5% RE35
2
100K_0804_8P4R_5%
D 1 2 SLICE_BAT_PRES# WWAN_WAKE# 2 1 D
RE5 100K_0402_5% 10K_0402_5% RE276
A17
B30
A43
A54
1 2 WWAN_RADIO_DIS#
B5
RE10 100K_0402_5% UE1
1 2 WLAN_WIGIG60GHZ_DIS# +3.3V_RUN
VCC1
VCC1
VCC1
VCC1
VCC1
RE8 100K_0402_5% A23
1 2 DOCK_SMB_ALERT# B52 GPIOI0 B63 RPE8
<31> DOCKED_LIO_EN GPIOA0 GPIOI1
RE9 100K_0402_5% A49 A60 D_DLDRQ1# 1 8
B53 GPIOA1 GPIOI2/TACH0 A61 LPC_LDRQ1# 2 7
<28> LAN_DISABLE#_R GPIOA2 GPIOI3
RPE4 PROCHOT_GATE A50 B65 D_SERIRQ 3 6
8 1 NGFF_CONFIG_0 LID_CL_SIO# B54 GPIOA3 GPIOI4 A62 D_CLKRUN# 4 5
7 2 NGFF_CONFIG_1 DOCK_SMB_ALERT# A51 GPIOA4 GPIOI5 B66 SATA2_PCIE6_L1 <6,12>
<34,40> DOCK_SMB_ALERT# GPIOA5 GPIOI6
6 3 NGFF_CONFIG_2 TOUCH_SCREEN_PD# B55 A63 100K_0804_8P4R_5%
@ T96 PAD~D GPIOA6 GPIOI7 DOCK_AC_OFF_EC <47>
5 4 NGFF_CONFIG_3 A52
GPIOA7 B67
100K_0804_8P4R_5% USB_PWR_EN2# A33 GPIOJ0 A64 AUX_EN_WOWL <30>
<31> USB_PWR_EN2# B36 GPIOB0 GPIOJ1/TACH1 A5
BT_RADIO_DIS# <21> EN_I2S_NB_CODEC# GPIOB1 GPIOJ2/TACH2 PCIE_WAKE# <30>
1 2 A34 B6
<27> USH_PWR_STATE# GPOC2 GPIOJ3
RE11 100K_0402_5% B37 A6
HW_GPS_DISABLE2# <47> EN_DOCK_PWR_BAR HW_GPS_DISABLE2# GPOC3 GPIOJ4 GPIO_PSID_SELECT <40>
1 2 A35 B7
<30> HW_GPS_DISABLE2# GPOC4 GPIOJ5
RE12 100K_0402_5% B38 A7
1 2 PROCHOT_GATE <23> PANEL_BKEN_EC LCD_TST A36 GPOC5 GPIOJ6 B8 DOCK_HP_DET <21> PCIE_WAKE#_R 2 1 1 2
<23> LCD_TST GPOC6/TACH4 GPIOJ7 DOCK_MIC_DET <21> PCH_PCIE_WAKE# <9,36>
@ RE83 100K_0402_5% A37 @ RE275 0_0402_5% 0_0402_5% @ RE274
<40> PSID_DISABLE# B40 GPIOC7 A8
A38 GPIOD0 GPIOK0 B9
<26,28,31> DOCKED GPIOC1 GPIOK1/TACH3 PCIE_WAKE#_R MASK_SATA_LED# <39>
B41 B10 Stuff RE275 and no stuff RE274 keep E5 design
<34,47> DOCK_DET# GPIOC0 GPIOK2 Stuff RE274 and no stuff RE275 to save two GPIOs on EC(PCH_PCIE_WAKE# should be output with OD)
A39 A10
<21> AUD_NB_MUTE# GPIOB7 GPIOK3 LED_SATA_DIAG_OUT# <39>
B42 B11
<28> 3.3V_WWAN_EN GPIOB6 GPIOK4
A40 A11
<23> LCD_VCC_TEST_EN WWAN_WAKE# GPIOB5 GPIOK5 NGFF_CONFIG_0
B43 B12
<30> WWAN_WAKE# GPIOB4 GPIOK6 NGFF_CONFIG_0 <30>
A41 A12
<21> AUD_HP_NB_SENSE USB_PWR_EN1# GPIOB3 GPIOK7
B44
<31> USB_PWR_EN1# GPIOB2 B60
GPIOL0/PWM7 A57 SLICE_BAT_ON 2 1
B32 GPIOL1/PWM8 B64 RE17 100K_0402_5%
C SLICE_BAT_ON A31 GPIOD1 GPIOL2/PWM0 B68 C
<47> SLICE_BAT_ON GPIOD2 GPIOL3/PWM1 WLAN_LAN_DISBL# <28>
SLICE_BAT_PRES# B33 A9
<34,40,47> SLICE_BAT_PRES# EXPRESS_DET# B15 GPIOD3 GPIOL4/PWM3 B1
@ T97 PAD~D GPIOD4 GPIOL5/PWM2
SMART_DET# A15 A18 NGFF_CONFIG_1
@ T99 PAD~D GPIOD5 GPIOL6 NGFF_CONFIG_1 <30>
B16 A44 NGFF_CONFIG_2
GPIOD6 GPIOL7/PWM5 NGFF_CONFIG_2 <30>
A16
GPIOD7 B34 NGFF_CONFIG_3
SYS_LED_MASK# GPIOM1 NGFF_CONFIG_3 <30>
1 2 B39
RE21 10K_0402_5% WLAN_WIGIG60GHZ_DIS# A1 GPIOM3/PWM4 B51
<30> WLAN_WIGIG60GHZ_DIS# GPIOE0/RXD GPIOM4/PWM6 DIS_BAT_PROCHOT# <47>
B2
<36> EC5048_TX USB_DB_DET# GPIOE1/TXD
@ T98 PAD~D A2
1 2 LCD_TST B3 GPIOE2/RTS# A27
GPIOE3/DSR# LAD0 LPC_LAD0 <7,36>
RE20 100K_0402_5% A3 A26
GPIOE4/CTS# LAD1 LPC_LAD1 <7,36>
B45 B26
GPIOE5/DTR# LAD2 LPC_LAD2 <7,36>
A42 B25
GPIOE6/RI# LAD3 LPC_LAD3 <7,36>
B4 A21
GPIOE7/DCD# LFRAME# LPC_LFRAME# <7,36>
B22
LRESET# CLK_PCI_SIO PCH_PLTRST#_EC <9,27,30,36>
A28
PCICLK CLK_PCI_SIO <7>
A59 B20 CLKRUN#
GPIOF0 CLKRUN# CLKRUN# <9,12,36>
B62
<27> BCM5882_ALERT# A58 GPIOF1 A22 LPC_LDRQ1#
B61 GPIOF2 LDRQ1# B21
GPIOF3/TACH8 SER_IRQ IRQ_SERIRQ <12,36>
A56 A32
VGA_ID B59 GPIOF4/TACH7 14.318MHZ/GPIOM0 B35
GPIOF5 CLK32/GPIOM2 EC_32KHZ_MEC5085 <30,36>
A55
B58 GPIOF6
GPIOF7 B29
DLAD0 D_LAD0 <34>
B28
DLAD1 D_LAD1 <34>
B47 A25
+3.3V_ALW GPIOG0/TACH5 DLAD2 D_LAD2 <34>
A45 A24
SYS_LED_MASK# GPIOG1 DLAD3 D_LAD3 <34>
<28,39> SYS_LED_MASK# B48 B23
GPIOG2 DLFRAME# D_CLKRUN# D_LFRAME# <34>
A46 A19
GPIOG3 DCLKRUN# D_DLDRQ1# D_CLKRUN# <34>
B49 B24
VGA_ID GPIOG4 DLDRQ1# D_SERIRQ D_DLDRQ1# <34>
1 2 A47 A20
<30,39> WIRELESS_LED# USB_PWR_SHR_VBUS_EN GPIOG5 DSER_IRQ D_SERIRQ <34>
B 100K_0402_5% RE84 B50 B
VGA_ID 1 2 <32> USB_PWR_SHR_VBUS_EN A48 GPIOG6
@ 100K_0402_5% RE85 GPIOG7/TACH6 A29
BC_INT# BC_INT#_ECE5048 <36>
B31
BC_DAT BC_DAT_ECE5048 <36>
B13 A30
BT_RADIO_DIS# GPIOH0 BC_CLK BC_CLK_ECE5048 <36>
A13
<30> BT_RADIO_DIS# WWAN_RADIO_DIS# GPIOH1
A53 +3.3V_ALW
<30> WWAN_RADIO_DIS# SYSOPT1/GPIOH2
VGA_ID0 B57 A4 RUNPWROK
B14 SYSOPT0/GPIOH3 PWRGD RUNPWROK <9,36>
A14 GPIOH4 B56
Discrete 0 <9> SIO_SLP_WLAN# GPIOH5 OUT65
1
100K_0402_5%
B17
B18 GPIOH6
UMA 1 GPIOH7
RE25
B19 1 2
TEST_PIN RE24 10K_0402_5% +CAP_LDO trace width 20 mils
B46 +CAP_LDO
2
CAP_LDO
4.7U_0603_6.3V6K
B27
VSS
1
C1 LID_CL_SIO# 2 1
EP LID_CL# <39>
CE7
RE26 10_0402_5%
DB Version 0.4 CLK_PCI_SIO
@EMC@ RE27
0.047U_0402_16V4Z
ECE5048-LZY_DQFN132_11X11~D
1
33_0402_5%
CE8
2
2
@EMC@ CE9
33P_0402_50V8J
1
2
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT ECE5048
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 35 of 53
5 4 3 2 1
5 4 3 2 1
+RTC_CELL
+3.3V_ALW
1 2 +RTC_CELL_VBAT +RTC_CELL
0.1U_0402_25V6
@ RE32 0_0402_5% +RTC_CELL
1
BC_DAT_ECE5048
100K_0402_5%
1 2
1
CE11
100K_0402_5%
RE36 100K_0402_5%
PBAT_SMBDAT
RE31
RE62
1 2 @ CE10 @ CE44
2
RE37 2.2K_0402_5% 1 2 1 2
1 2 PBAT_SMBCLK +3.3V_ALW_UE2
2
RE43 2.2K_0402_5% 1U_0402_6.3V6K 1U_0402_6.3V6K
2
POWER_SW_IN# DOCK_PWR_SW#
0.1U_0402_25V6
1U_0402_6.3V6K
1 2 1 2
POWER_SW#_MB <9,39> DOCK_PWR_BTN# <34>
RE33 10K_0402_5% RE42 10K_0402_5%
1U_0402_6.3V6K
1U_0402_6.3V6K
CE13
1
CE14
+3.3V_ALW_UE2
CE12
CE45
2
2
0.1U_0402_25V6
1U_0402_6.3V6K
1
1
D D
CE20
CE15
UE2
+3.3V_RUN
2
B64 A10
VBAT GPIO021/RC_ID1 BOARD_ID AC_DIS <40,47>
B10
GPIO020/RC_ID2 B8
1 2 FAN1_PWM +3.3V_ALW +3.3V_ALW_UE2 A22 GPIO014/GPTP-IN7/RC_ID3 B27 mCARD_PCIE#_SATA <6,12>
H_VTR GPIO025/UART_CLK B44 HOST_DEBUG_TX LAN_WAKE# <12,28> SIO_SLP_S4# 2 1
RE48 10K_0402_5%
1 2 FAN1_TACH PJP15 GPIO120/UART_TX/V2P_COUT_HI1 B46 0_0402_5% RE282 @
GPIO124/GPTP-OUT5/UART_RX/V2P_COUT_LO1 ME_FWP_EC <6>
RE51 10K_0402_5% 1 2 A58 B26 RUNPWROK
VTR_ADC VCC_PWRGD A25 EN_INVPWR RUNPWROK <9,35>
GPIO060/KBRST/BCM_B_INT# EN_INVPWR <23>
10U_0603_6.3V6M
0.1U_0402_25V6
PAD-OPEN1x1m B36
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
B3 GPIO101/ECGP_SCLK B37 SIO_SLP_S4# <9> SUS_ON_EC 2 1
VTR GPIO103/ECGP_MISO SIO_SLP_LAN# <9,28> SUS_ON <30,42>
1
EN_INVPWR
@CE16
1 2 A11 B38 0_0402_5% RE281@
VTR GPIO105/ECGP_MOSI PCH_ALW_ON USB_PWR_SHR_EN# <32,35>
CE21
CE17
CE22
CE18
CE23
CE19
RE55 100K_0402_5% A26 A34
1 2 RESET_OUT# B35 VTR GPIO102/BCM_C_INT# A35 PCH_ALW_ON <38>
SIO_SLP_S3# <9>
2
RE56 10K_0402_5% A41 VTR GPIO104/SLP_S0# A36
A52 VTR GPIO106 A40 MSDATA PCH_DPWROK <9>
VTR GPIO116/MSDATA/V2P_COUT_LO/TAP_SEL_STRAP B43 MSCLK SIO_SLP_S3# 1 2
GPIO117/MSCLK/V2P_COUT_HI A45 PCH_RSMRST# 0_0402_5% RE280 @
GPIO127/A20M B65 FWP# PCH_RSMRST# <37>
A5 nFWP
SML1_SMBDATA <7> B6 GPIO007/I2C1D_DATA/PS2_CLK0B/I2C3A_DATA
+5V_RUN
SML1_SMBCLK <7> A37 GPIO010/I2C1D_CLK/PS2_DAT0B/I2C3A_CLK/GANG_DATA0 B57 RUN_ON_EC 1 2
RPE2
1 8 CLK_KBD <37> CLK_TP_SIO B40 GPIO110/PS2_CLK2/GPTP-IN6 GPIO156/LED1/GANG_DATA1 B1 BREATH_LED# <34,39> RUN_ON <36,38>
0_0402_5% RE279 @
2 7 DAT_KBD <37> DAT_TP_SIO CLK_KBD A38 GPIO111/PS2_DAT2/GPTP-OUT6 GPIO157/LED0 A55 BAT1_LED# <39>
for no-dock : A38 use LCD_TST
3 6 CLK_MSE <34> CLK_KBD DAT_KBD B41 GPIO112/PS2_CLK1A GPIO153/LED2/GANG_DATA4 A1 ALW_PWRGD_3V_5V_EC BAT2_LED# <39>
for no-dock : B41 use Free
4 5 DAT_MSE <34> DAT_KBD CLK_MSE A39 GPIO113/PS2_DAT1A GPIO027/GPTP-OUT1 B28 ALW_PWRGD_3V_5V_EC 1 2
for no-dock : A39 use SLP_ME_CSW_DEV#
<34> CLK_MSE DAT_MSE B42 GPIO114/PS2_CLK0A GPIO026/GPTP-IN1 B2 SIO_SLP_A# <9> ALW_PWRGD_3V_5V <37,41>
for no-dock :B42 use Free 0_0402_5% RE283 @
<34> DAT_MSE PBAT_SMBDAT B59 GPIO115/PS2_DAT0A GPIO001/ECSPI_CS1/32KHZ_OUT A8 EC_32KHZ_MEC5085 <30,35>
4.7K_8P4R_5%
<40> PBAT_SMBDAT PBAT_SMBCLK A56 GPIO154/I2C1C_DATA/PS2_CLK1B/GANG_DATA5 GPIO015/GPTP-OUT7 B9 RUN_ON_EC ME_SUS_PWR_ACK <9>
<40> PBAT_SMBCLK GPIO155/I2C1C_CLK/PS2_DAT1B/GANG_DATA6 GPIO016/GPTP-IN8 A9
1 2 JTAG_TDI A51 GPIO017/GPTP-OUT8 B39 RESET_OUT# PM_APWROK <9>
MSDATA +3.3V_ALW
JTAG_TDO B55 GPIO145/I2C1K_DATA/JTAG_TDI GPIO107/NRESET_OUT A44 RESET_OUT# <9,15>
RE86 10K_0402_5%
1 2 DOCK_POR_RST# JTAG_CLK B56 GPIO146/I2C1K_CLK/JTAG_TDO GPIO125/GPTP-IN5/PECI_REQUEST#/GANG_BUSY PCH_PCIE_WAKE# <9,35>
RE277 100K_0402_5% JTAG_TMS A53 GPIO147/I2C1J_DATA/I2C2C_DATA/JTAG_CLK A54
JTAG_RST# B47 GPIO150/I2C1J_CLK/I2C2C_CLK/JTAG_TMS GPIO151/GPTP-IN4/GANG_DATA2 B58 SIO_PWRBTN# AC_PRESENT <9,12>
+3.3V_RUN
JTAG_RST# GPIO152/GPTP-OUT4 SIO_PWRBTN# <9>
RPE10 RPE3
8 1 RUN_ON FAN1_TACH B22 A3 DOCK_SMB_DAT DOCK_SMB_DAT 1 8
7 2 SUS_ON DOCK_POR_RST# A21 GPIO050/FAN_TACH1/GTACH0/GANG_START GPIO003/I2C1A_DATA B4 DOCK_SMB_CLK DOCK_SMB_DAT <34> DOCK_SMB_CLK 2 7
for no-dock : A21 use LID_CL_SIO#
6 3 A_ON <34> DOCK_POR_RST# SUS_ON_EC B23 GPIO051/FAN_TACH2/GANG _MODE GPIO004/I2C1A_CLK A4 A_ON DOCK_SMB_CLK <34> GPU_SMBDAT 3 6
5 4 PCH_ALW_ON trace width 20 mils B24 GPIO052/FAN_TACH3/GTACH1/GANG_ERROR GPIO005/I2C1B_DATA/BCM_B_DAT B5 A_ON <38> GPU_SMBCLK 4 5
trace width 20 mils <40> PS_ID A23 GPIO053/PWM0 GPIO006/I2C1B_CLK/BCM_B_CLK B7 SIO_EXT_WAKE# <9,12>
<9> SUSACK# B25 GPIO054/PWM1/GPWM1 GPIO012/I2C1H_DATA/I2C2D_DATA A7 SYS_PWROK <9>
100K_0804_8P4R_5% <23> BIA_PWM_EC 2.2K_0804_8P4R_5%
FAN1_PWM A24 GPIO055/PWM2 GPIO013/I2C1H_CLK/I2C2D_CLK/GANG_DATA3 B48 GPU_SMBDAT ENVDD_PCH <10,23>
GPIO056/PWM3/GPWM0 GPIO130/I2C2A_DATA/BCM_C_DAT B49 GPU_SMBCLK
GPIO131/I2C2A_CLK/BCM_C_CLK A47 CHARGER_SMBDAT
GPIO132/I2C1G_DATA B50 CHARGER_SMBCLK CHARGER_SMBDAT <46>
A43 GPIO140/I2C1G_CLK B52 CHARGER_SMBCLK <46>
for no-dock : A43 use BC_CLK_ECE1099 SIO_SLP_SUS# <9>
for no-dock : B45 use BC_DAT_ECE1099 <35> BC_CLK_ECE5048 B45 GPIO123/BCM_A_CLK GPIO141/I2C1F_DATA/I2C2B_DATA A49
<35> BC_DAT_ECE5048 A42 GPIO122/BCM_A_DAT GPIO142/I2C1F_CLK/I2C2B_CLK B53 PBAT_PRES# <40,46,47>
for no-dock : A42 use BC_INT#_ECE1099 +3.3V_ALW
<35> BC_INT#_ECE5048 B20 GPIO121/BCM_A_INT# GPIO143/I2C1E_DATA A50 USH_SMBDAT <27>
C <46,47> ACAV_IN_NB A18 GPIO032/BCM_E_CLK GPIO144/I2C1E_CLK USH_SMBCLK <27> C
<9> SIO_SLP_S5# B19 GPIO031/GPTP-OUT2/BCM_E_DAT A59 1 2 RPE5
<21> BEEP GPIO030/GPTP-IN2/BCM_E_INT#/GANG_DATA7 SYSPWR_PRES +3.3V_ALW2
A20 RE57 1K_0402_5% 1 8 +RTC_CELL
<37> BC_CLK_ECE1117 GPIO047/LSBCM_D_CLK
1
BC_DAT_ECE1117
100K_0402_5%
B21 B62 2 7
<37> BC_DAT_ECE1117 GPIO046/LSBCM_D_DAT/GANG_STROBE BGP0 POA_WAKE#
A19 A64 3 6
<37> BC_INT#_ECE1117 GPIO045/LSBCM_D_INT# VCI_OVRD_IN ACAV_IN <46,47> VCI_IN2#
RE58
A60 4 5
A6 VCI_OUT B67 POWER_SW_IN# ALWON <41>
<12> SIO_EXT_SMI# A27 GPIO011/nSMI VCI_IN0# A63 DOCK_PWR_SW# 100K_0804_8P4R_5%
2
<12> SIO_RCIN# A28 GPIO061/LPCPD# VCI_IN1# B63 VCI_IN2#
<12,35> IRQ_SERIRQ PCH_PLTRST#_EC B30 SER_IRQ VCI_IN2# B68 POA_WAKE#
<9,27,30,35> PCH_PLTRST#_EC CLK_PCI_MEC A29 LRESET# VCI_IN3#
<7> CLK_PCI_MEC PCI_CLK RE59 close to UE2 at least 250mils
LPC_LFRAME# B31 B51 +PECI_VREF 1 2
<7,35> LPC_LFRAME# LPC_LAD0 LFRAME# VREF_PECI PECI_EC_R +1.05V_RUN
A30 A48 1 2 @ RE59 0_0402_5%
<7,35> LPC_LAD0 LPC_LAD1 LAD0 PECI_DAT PECI_EC <9>
0.1U_0402_25V6
B32 RE60 43_0402_5% +3.3V_ALW
<7,35> LPC_LAD1 LPC_LAD2 A31 LAD1 B13 REM_DIODE1_N CE24 1 2 2200P_0402_50V7K
<7,35> LPC_LAD2 LAD2 DN1_DP1A/THERM
1
LPC_LAD3 REM_DIODE1_P
CE25
B33 A13 RPE6
<7,35> LPC_LAD3 A32 LAD3 DP1_DN1A/VREF_T B14 REM_DIODE2_N CE26 1 2 2200P_0402_50V7K THERMATRIP3# 1 8
<9,12,35> CLKRUN# A33 CLKRUN# DN2_DP2A A14 REM_DIODE2_P CHARGER_SMBDAT 2 7
<12> SIO_EXT_SCI#
2
GPIO100/NEC_SCI DP2_DN2A A15 CHARGER_SMBCLK 3 6
MEC_XTAL1 A61 DN3_DP3A B16 4 5
MEC_XTAL2 2 1 MEC_XTAL2_R A62 XTAL1 DP3_DN3A A16 REM_DIODE4_N CE27 1 2 2200P_0402_50V7K
@ RE61 0_0402_5% XTAL2 DN4_DP4A B17 REM_DIODE4_P 10K_8P4R_5%
DP4_DN4A B15 CE24, CE26, CE27 Place near UE2
VIN A17 VSET_5085 PCH_RSMRST# 1 2
VSET A12 47K_0402_5% RE88
VCP I_ADP <46>
B34 THERMATRIP2#
THERMTRIP2# A2 THERMATRIP3#
GPIO002/THERMTRIP3# B29 THSEL_STRAP
VSS_ADC
GPIO024/THSEL_STRAP
VSS_RO
VR_CAP
A46
H_VSS
PROCHOT_IN#/PROCHOT_IO# H_PROCHOT# <9,45,46>
AGND
B61 1 2
I_BATT <46>
VSS
V_ISYS0 A57 RE64 4.7K_0402_5%
EP
V_ISYS1 I_SYS <46>
MEC5085-LZY_DQFN132_11X11
B66
B11
B60
+VR_CAP B12
B54
B18
C1
15mil
4.7U_0603_6.3V6K
1
CE31
JFAN1
+3.3V_ALW Thermal diode mapping 1
2
1 2 FAN1_PWM
2 3 FAN1_TACH
5085 Channel Location 3
1
100K_0402_5%
4
ESR <2ohms 4 +5V_RUN
RE63
10U_0603_6.3V6M
RB751S40T1G_SOD523-2
5
DP1/DN1 CPU GND1
1
6
GND2
1
CLK_PCI_MEC
@ DE1
32 KHz Clock
2
@EMC@ RE66
CE32
DP2/DN2 DIMM ACES_50271-0040N-001
1
10_0402_5%
CONN@
2
B JTAG_RST# B
2
DN2a/DP2a WiGig
1
4.7P_0402_50V8C
@EMC@ CE34
1
1
@SHORT PADS~D
JTAG1 CONN@
100_0402_1%
27P_0402_50V8J
27P_0402_50V8J
10K_0402_5%
YE1
1
1
@ RE65
1
CE30
RE67
+3.3V_ALW DP4/DN4 V.R
CE28
CE29
2
+3.3V_ALW
2
2
100K_0402_5%
2
8.2K_0402_5%
RUNPWROK
2
1
REM_DIODE1_P
RE68
Place close pin A29
RE69
3
DMN66D0LDW-7_SOT363-6
100P_0402_50V8J
1
2 C
QE2B
@ CE35
2
2
RUN_ON# 5 B
1
E QE3
3
6
DMN66D0LDW-7_SOT363-6
MMBT3904WT1G_SC70-3~D THERMATRIP2#
4
REM_DIODE1_N
+1.05V_RUN
QE2A
MMBT3904WT1G_SC70-3~D
0.1U_0402_25V6
2
<36,38> RUN_ON
1
+3.3V_ALW C
QE4
1 2 2
DP2/DN2 for SODIMM on QE5, place QE5 close
1
CE36
RE70 2.2K_0402_5% B
to SODIMM and CE37 close to QE5 E
3
49.9_0402_1%
2
1
8
7
6
5
+3.3V_ALW
10K_8P4R_5%
REM_DIODE2_P
<12> H_THERMTRIP#
1
1
10K_0402_5%
10K_0402_5%
10K_0402_5%
100K_0402_5%
CONN@
2
1
2
3
4
@ RE75
100P_0402_50V8J
JDEG1 MMBT3904WT1G_SC70-3~D
1
RE72
RE73
RE74
100P_0402_50V8J
@ CE37
1
E
C
1
1
JTAG_TDI
@ CE46
2 2 2
B
2 3 JTAG_TMS B
2
2
3 4 JTAG_CLK C
QE7 E QE5
3
4 5 JTAG_TDO MMBT3904WT1G_SC70-3~D
11 5 6 MSCLK
12 G1 6 7 MSDATA +3.3V_ALW +3.3V_ALW REM_DIODE2_N
G2 7 8 HOST_DEBUG_TX
8 9
9 EC5048_TX <35>
130K_0402_5%
10K_0402_5%
10
10 DP4/DN4 for Skin on QE6, place QE6 close to Vcore VR choke.
1
RE81
100P_0402_50V8J
0.1U_0402_25V6
240K 4700p X00
1
1.58K_0402_1%
2
1
@CE39
C
+3.3V_RUN * 130K 4700p X01 BOARD_ID
CE38
RE77
CONN@ FWP# 2
A JLPDE1 B A
33K 4700p X02 Channel 1
2
4700P_0402_25V7K
1 E QE6
Thermal Monitoring Interface Strap Option
2
1
2
10K_0402_5%
2 MMBT3904WT1G_SC70-3~D
2 1K 4700p A00
1
LPC_LAD0
@ RE82
3
3 LPC_LAD1 REM_DIODE4_N HIGH Thermistor Readings
CE40
4
4 5 LPC_LAD2 LOW Diode Readings
2
11 5 6 LPC_LAD3
1
12 G1 6 7 LPC_LFRAME#
G2 7 8 PCH_PLTRST#_EC
8 9
Rest=1.58K , Tp=96 degree
9 10
10 CLK_PCI_LPDEBUG <7> BOARD_ID rise time is measured from 5%~68%.
HB_A531015-SCHR21
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT MEC5085
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 36 of 53
5 4 3 2 1
5 4 3 2 1
D D
Touch Pad
+3.3V_RUN +3.3V_TP
+3.3V_TP Keyboard 18
JKBTP1
PJP16 17 GND2
1 2 GND1
4.7K_0402_5%
4.7K_0402_5%
16
<12> KB_DET# 16
1
PAD-OPEN1x1m 15
15
RZ18
RZ19
14
13 14
12 13
+5V_RUN 12 +3.3V_TP +3.3V_ALW +5V_RUN
11
+3.3V_ALW
2
10 11
DAT_TP_SIO <36> BC_INT#_ECE1117 9 10
<36> DAT_TP_SIO <36> BC_DAT_ECE1117 9
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
8
CLK_TP_SIO 7 8
<36> CLK_TP_SIO <36> BC_CLK_ECE1117 7
1
@ CZ27
@ CZ28
@ CZ29
6
6
@EMC@ CZ30
@EMC@ CZ31
5
+3.3V_TP DAT_TP_SIO 5
10P_0402_50V8J
10P_0402_50V8J
4
2
CLK_TP_SIO 3 4
3
1
2
1 2
1
2
CONN@
E-T_6705K-Y16N-00L
C Place close to JKBTP1 C
NBX0001JG00
Description
FFC 10P F P0.5 PAD0.3 172MM MB-LED/B 13D
@ eDP TS Cable W CAM
@ FP FFC
+5V_ALW +3.3V_ALW Part Number Description
+3.3V_ALW Part Number Description
DC02C007C00 H-CONN SET 13D MB-EDP-CAMERA-TS
@ CZ34
NBX0001JK00 FFC 8P F P0.5 PAD.3 123MM MB-FP VALIDITY
1
1
33_0402_5%
@ RZ21
10K_0402_5%
@ RZ22
1 2
@ eDP Cable W/O CAM
0.1U_0402_25V6 @ TP FFC
Part Number Description
@ UZ5
5
+5V_ALW_UZ5 <36> PCH_RSMRST# B NBX0001JI00 FFC 16P F P0.5 PAD=0.3 119MM MB-TP 13D
1 4
B VCC O PCH_RSMRST#_Q <9> B
3 RSMRST# 2 @ SATA SPINDLE Cable
RESET# A
G
0.01U_0402_16V7K
UZ6 Description
3
1
@ SATA Cable
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Keyboard
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 37 of 53
5 4 3 2 1
5 4 3 2 1
RUN_ON 1 2
+1.05V_MODPHY +5V_ALW
+1.05V_M @ QZ6
SI3456DDV-T1-GE3_TSOP6
+1.05V_MODPHY
+1.05V_RUN source
@ RZ41 0_0402_5%
D
6 A_ON 1 2 EN_+V1.05SP
S
EN_+V1.05SP <43>
1
100K_0402_5%
5 4 @ RZ42 0_0402_5%
@ 2
RZ5
10U_0603_6.3V6M
1
+3.3V_ALW2 @
CZ38
2
3
1
100K_0402_5%
D @ UZ7 D
2
RZ16
1.05V_MODPHY_EN
220P_0402_50V7K
RUN_ON 3
<36> RUN_ON ON
DMN66D0LDW-7_SOT363-6
PJP18
3
@ 1 7 +1.05V_RUN_UZ7 1 2
+1.05V_M +1.05V_RUN +1.05V_RUN
2
VIN VOUT
CZ25
@ Max Rating: 3284 mA
QZ10B
2 8
MPHYP_PWR_EN# 5 VIN VOUT PAD-OPEN1x3m
0.1U_0402_10V7K
2
DMN66D0LDW-7_SOT363-6
4
6
CZ39
+5V_ALW 4 @
@ VBIAS 5
1
GND
QZ10A
6 9
2 CT GND
<12> MPHYP_PWR_EN 1
470P_0402_50V7K
+10.5V_M
+1.05V_RUN +1.05V_MODPHY
CZ64
TPS22967DSGR_SON8_2X2 Max Rating: 2495 mA
1
PJP36 2 For No-Vpro HW configs
1 2 TPS22965 EOL change to TPS22967 +1.05V_M +1.05V_RUN
1 2
PAD-OPEN1x3m @ RZ44 0.01_1206_1%
1
C C
RZ47
0_0603_5%
+3.3V_ALW
2
UZ8
1 14 +3.3V_M_UZ8 1 2
2 VIN1 VOUT1 13 @ CZ40 0.1U_0402_10V7K
VIN1 VOUT1
3 12 1 2
<36> A_ON ON1 CT1 CZ41 470P_0402_50V7K
+5V_ALW 4 11
VBIAS GND
5 10 1 2
<36> PCH_ALW_ON ON2 CT2 CZ42 470P_0402_50V7K
6 9 PJP20
7 VIN2 VOUT2 8 +3.3V_ALW_PCH_UZ8 1 2
VIN2 VOUT2 +3.3V_ALW_PCH
15
GPAD
0.1U_0402_10V7K
PAD-OPEN1x1m
1
APE8990GN3B_SON14_2X3
CZ43
@
For No-Vpro HW configs
2
+3.3V_RUN +3.3V_M
1 2
@ RZ46 0_0603_5%
B B
+5V_RUN
+3.3V_RUN/+5V_RUN source
1
PJP21
PAD-OPEN1x3m
+5V_ALW
UZ9
2
1 14 +5V_RUN_UZ9 1 2
2 VIN1 VOUT1 13 @ CZ44 0.1U_0402_10V7K
VIN1 VOUT1
3 12 1 2
ON1 CT1 CZ45 470P_0402_50V7K
4 11
VBIAS GND
RUN_ON 5 10 1 2
ON2 CT2 CZ46 1000P_0402_50V7K
+3.3V_ALW 6 9 PJP22
7 VIN2 VOUT2 8 +3.3V_RUN_UZ9 1 2
VIN2 VOUT2 +3.3V_RUN
0.1U_0402_10V7K
15
GPAD PAD-OPEN1x3m
1
APE8990GN3B_SON14_2X3
CZ47
@
2
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Power control
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 38 of 53
5 4 3 2 1
5 4 3 2 1
SATA_LED
1
10K_0402_5%
RZ24
3
2
QZ3B QZ3A
DMN66D0LDW-7_SOT363-6 DZ3 DMN66D0LDW-7_SOT363-6 1 2 BATT_WHITE#
4 3 1 2 1 6 SATA_LED# 2 <36> BAT2_LED#
RZ25 390_0402_5%
<6> SATA_ACT#
RB751S40T1G_SOD523-2 QZ4 BATT_YELLOW#
D DDTA114EUA-7-F_SOT323-3 D
2
<35> MASK_SATA_LED#
1
DZ4
1 2
<35> LED_SATA_DIAG_OUT# SYS_LED_MASK# 1 2 1 2
<36> BAT1_LED#
RB751S40T1G_SOD523-2 RZ27 220_0402_5% RZ28 330_0402_5%
C +5V_ALW C
RZ31
QZ7B LED3
DMN66D0LDW-7_SOT363-6 LTW-193ZDS5_WHITE
3
4 3 BREATH_LED#_Q 1 2 BREATH_WHITE_LED_SNIFF# 1 2
2
<34,36> BREATH_LED#
QZ7A RZ32 150_0402_5%
DMN66D0LDW-7_SOT363-6
1 6 WLAN_LED_Q# 2 Place LED3 close to SW3
<30,35> WIRELESS_LED#
5
QZ9
DDTA114EUA-7-F_SOT323-3
2
MASK_BASE_LEDS#
1
SYS_LED_MASK#
1 2 BREATH_WHITE_LED#
RZ34 220_0402_5%
1 2
RZ33 390_0402_5%
+3.3V_ALW
@ CZ48
1 2
0.1U_0402_25V6
1
P
UZ10
TC7SH08FU_SSOP5~D +5V_ALW CONN@
3
JLED1
1
BREATH_WHITE_LED# 2 1
SATA_LED 3 2
BATT_YELLOW# 4 3
B BATT_WHITE# 5 4 B
WLAN_LED 6 5
4 3
SKRBAAE010_4P
@ FD2
Mask All LEDs (Unobtrusive mode) 0 X
1
A
Mask Base MB LEDs (Lid Closed) 1 0 A
FIDUCIAL MARK~D
Do not Mask LEDs (Lid Opened) 1 1
@ FD3
1
FIDUCIAL MARK~D
@ H1 @ H2 @ H3 @ H4 @ H6 @ H7 @ H8 @ H9 @ H10 @ H11 @ H12 @ H13 @ H15 @ H17 @ H18 @ H19 @ H20 @ H22 @ H24
@ FD4 H_2P8 H_2P4 H_2P8 H_4P0 H_2P8 H_2P8 H_2P8 H_2P8 H_3P8 H_3P8 H_3P8 H_3P8 H_3P2 H_3P2 H_2P4 H_4P0 H_2P5N H_2P8 H_3P3
1 DELL CONFIDENTIAL/PROPRIETARY
FIDUCIAL MARK~D
Compal Electronics, Inc.
1
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT PAD, LED
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 39 of 53
5 4 3 2 1
5 4 3 2 1
+COINCELL
COIN RTC Battery
1
PR1
1K_0402_5%
+3.3V_RTC_LDO
+Z4012 2
@ JRTC1
+COINCELL 1
2 1 G 4
3
2 G
D D
TYCO_2-1775293-2~D
2
+RTC_CELL
1
EMC@ PD1 EMC@ PD2
TVNST52302AB0_SOT523-3 TVNST52302AB0_SOT523-3 PD3
1
EMC@ PL1
FBMJ4516HS720NT_2P
+3.3V_ALW BAS40CW SOT-323 1
1 2 PC1
3
Primary Battery Connector 1U_0603_10V4Z
EMC@ PL2
1
FBMJ4516HS720NT_2P 2
PBATT+_C 1 2 +PBATT
@PBATT1 PR2
1
1 2 100K_0402_5%
2
2 3 PRP2
3 4 PBAT_SMBCLK_C 8 1
2200P_0402_50V7K
4 5 PBAT_SMBDAT_C 7 2
5 PBAT_PRES#_C PBAT_SMBDAT <36>
6 6 3
6 PBAT_SMBCLK <36> PBAT_PRES# <36,46,47>
1
EMC@ PC3
7 5 4
7 8
8 9 100_0804_8P4R_5% PQ1
2
9 10
10 DMG2301U-7 1P SOT23-3
11 PD4
GND 12 1 2 1 3
3
GND DOCK_SMB_ALERT# <34,35>
DEREN_40-42251-01001RHF SDMK0340L-7-F_SOD323-2~D
2
2
GND 1 2
<34,35,47> SLICE_BAT_PRES#
PR6
1
0_0402_5%
PC4
C C
1500P_0402_50V7K
2
PD5
+3.3V_ALW
2
EMC12U@ 1 2 1 6
<34> DOCK_PSID NO IN GPIO_PSID_SELECT <35>
0_0402_5%
PR8
1
BLM15AG102SN1D_2P 33_0402_5%
NB_PSID 2 1 1 3 1 2 NB_PSID_TS5A63157 3 4
D
S
NC COM PS_ID <36>
PQ2 TS5A63157DCKR_SC70-6~D
+5V_ALW
2
FDV301N-G_SOT23-3
G
2
PR10
100K_0402_1%
3
PD5 @EMC@
1
1
B B
AZC199-02SPR7G_SOT23-3 C
1
2 PQ3 PR11 PC20
B MMST3904-7-F_SOT323~D PC20 @EMC@
10K_0402_1%
E 0.1U_0402_25V6
2
1
3
2
2
PR12
@ PR13
15K_0402_1%
1 2 0.1U_0402_25V6
PSID_DISABLE# <35> EMC12U@
1
DC_IN+ Source
10U_0805_25V6K 10U_0805_25V6K
EMC12U@ EMC15U@
+DC_IN +DC_IN_SS
PQ4
FDMC6679AZ_MLP8-5
DCX124EK-7-F PNP/NPN_SC74-6~D
1
EMC@ PL4 2
FBMJ4516HS720NT_2P 3 5
1 2
3
1
1M_0402_5%
0.022U_0805_50V7K
4
2
PQ6B
PR14
PC5
10U_0805_25V6K
100K_0402_5%
10U_0805_25V6K
2
1
PC21 @EMC@
PC10
1000P_0603_50V7K
10U_0805_25V6K
2
1
PR15
1
@ PJPDC1 PR17
PC22 @EMC@
4.7K_0805_5%
1
7 1 2
SOFT_START_GC <47>
2
GND
1
EMC@ PC9
6
2
GND -DCIN_JACK
2
5 10K_0402_5%
PR16
5
1
4
2
4 3 +DCIN_JACK 5
AC_DIS <36,47>
2
3 2
A PR18 A
@
2 1 PQ6A
1 1M_0402_5%
2
PJP1
1 2
PAD-OPEN 1x3m
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
+DCIN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A901P
Date: Thursday, March 06, 2014 Sheet 40 of 53
5 4 3 2 1
A B C D E
PC105 PC106
1 1
PR100 PR101
6.49K_0402_1% 15K_0402_1%
1 2 1 2
PR102 PR104
4.7U_0603_10V6K
10K_0402_1% 10K_0402_1%
1 2 PR103 1 2
1
PC100
0_0402_5%
2
<36,37> ALW_PWRGD_3V_5V
1
20K_0402_1%
+3V5V_PWR_SRC
1
@EMC@PL100 16.9K_0402_1%
PR105
1UH +-20% 6.6A
+3V5V_PWR_SRC
FB_5V
1 2 PR106
+3.3V_ALW FB_3V
2
2
PJP100
10U_0805_25V6K
1 2 PU100
1
PR107
PC102
CS2
VFB2
VREG3
VFB1
CS1
PAD-OPEN 1x3m
2200P_0402_50V7K
10U_0805_25V6K
0.1U_0402_25V6
100K_0402_1% 21
PAD
1
EN 6
SIS412DN-T1-GE3_POWERPAK8-5
2
EN2
5
PR108
@EMC@ PC105
PC101
@EMC@ PC106
14
SIS412DN-T1-GE3_POWERPAK8-5
1
VO1
5
2 0_0402_5% PR114 2
2
1 2 PGOOD_3V_5V 7 200_0402_1%
PGOOD 19 1 2
+PWR_SRC VCLK
PQ100
UG_3V
PQ101
4 10 TPS51285BRUKR_QFN20_3X3
PC109 PR110 DRVH2 16 UG_5V 4
0.1U_0603_25V7K 2.2_0603_5% DRVH1 PR109 PC110
1 2 BST_3V_C 1 2 BST_3V 9 2.2_0603_5% 0.1U_0603_25V7K
VBST2 17 BST_5V 1 2 BST_5V_C 1 2
1
2
3
VBST1
3
2
1
SW2 8
SW2 18 SW1
VREG5
DRVL2
DRVL1
PL101 SW1 PL102
+3.3V_ALWP +5V_ALWP
EN1
VIN
2.2UH_7.8A_20% 3.3UH_6.3A_20%
1 2 1 2
11
12
13
20
15
SI7716ADN-T1-GE3_POWERPAK8-5
SI7716ADN-T1-GE3_POWERPAK8-5
5
5
220U_6.3V_M
220U_6.3V_M
1 1
EN
1
1
LG_3V LG_5V
4.7_1206_5%
4.7_1206_5%
PC113
@EMC@ PR111
@EMC@ PR112
PC115
+ +
PQ102
PQ103
4 4
2 PR112 PC114 2
2
2
0.1U_0603_25V7K
4.7U_0603_10V6K
SNUB_3V
1
2
3
3
2
1
1
SNUB_5V
PC117
PC118
4.7_1206_5% 680P_0603_50V7K
2
EMC14U@ EMC14U@
680P_0603_50V7K
@EMC@ PC111
3 3
1
680P_0603_50V7K
+3V5V_PWR_SRC +5V_ALW2
1
2
@EMC@ PC114
2
4.7_1206_5% 680P_0603_50V7K 4.7_1206_5% 680P_0603_50V7K
EMC14U@ EMC14U@ EMC15U@ EMC15U@
EN
PR111 PC111
PR113
0_0402_5%
1 2 PJP101
<36> ALWON
+5V_ALWP 1 2
+5V_ALW
4.7_1206_5% 680P_0603_50V7K
EMC15U@ EMC15U@
5VALWP
PAD-OPEN 1x3m
TDC 3.5 A
PJP102 Peak Current 5.0 A
+3.3V_ALWP
1 2
+3.3V_ALW OCP Current 6.0 A
PAD-OPEN 1x3m
TYP MAX
1U_0603_10V6K
@
OCP Current 7.68 A CAP ESR 18mohm
TYP MAX
4 H/S Rds(on) 24mohm , 30mohm 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL +5V_ALW/3.3V_ALW
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A901P
Date: Thursday, March 06, 2014 Sheet 41 of 53
A B C D E
5 4 3 2 1
0.675Volt +/- 5%
TDC 0.7 A
2200P_0402_50V7K 0.1U_0402_25V6 2200P_0402_50V7K 0.1U_0402_25V6 2200P_0402_50V7K 0.1U_0402_25V6
EMC15U@ EMC15U@ EMC12U@ EMC12U@ EMC14U@ EMC14U@ Peak Current 1.0 A
OCP Current 2.6 A fix by IC
+PWR_SRC PJP200
D 1 2 1.35V_B+ D
PJP201
PAD-OPEN 1x2m~D BOOT_1.35V_C 1 PR200 2 BOOT_1.35V +VLDOIN_1.35V 1 2 +1.35V_MEN_P
2.2_0603_5%
2200P_0402_50V7K
0.1U_0402_25V6
PAD-OPEN1x1m
10U_0805_25V6K
10U_0805_25V6K
+0.675V_P
0.22U_0603_16V7K
DH_1.35V
1
PC200
PC201
@EMC@ PC203
@EMC@ PC206
22U_0805_6.3V6M
PC204
1
SW _1.35V
2
2
@
2
5
1
DL_1.35V
PC205
16
17
18
19
20
PU200
PHASE
UGATE
VLDOIN
BOOT
VTT
2
21
PAD
PQ200 4 15 1
+1.35V_MEN_P SIS412DN-T1-GE3_POWERPAK8-5 LGATE VTTGND
PR201 14 2
PL200 19.6K_0402_1% PGND VTTSNS +V_DDR_REF
1
2
3
1UH_11A_20% 1 2 CS_1.35V
1 2 13 3
PC209 CS RT8207MZQW_WQFN20_3X3 GND
1U_0603_10V6K
1
5
12 4 +V_DDR_REF
4.7_1206_5%
VDDP VTTREF
220U_D2_2VY_R17M
@EMC@ PR203
1
PR202
+1.35V_MEN_P
PC207
C + 1 2 VDD_1.35V 11 5 C
VDD VDDQ
PGOOD
5.1_0603_5%
SNUB_1.35V 2
PQ201 4
TON
2 SI7716ADN-T1-GE3_POWERPAK8-5 PC212
FB sense trace
FB
+5V_ALW
S5
S3
PC211
0.033U_0402_16V7K
when FB pull down to GND
1
1U_0603_10V6K
10
6
1 PR204
2
3
0_0603_5%
680P_0603_50V7K
PR205
2
1
@EMC@ PC208
+5V_ALW PC213
100P_0402_50V8J
4.7_1206_5% 680P_0603_50V7K 1 2
EMC14U@ EMC14U@
PR206
PR203 PC208 PR207 1.35V_B+ 1 2
0_0402_5%
S5_1.35V 768K_0402_1%
1 2
<30,36> SUS_ON
1
@ PC214
PR210 10K_0402_1%
4.7_1206_5% 680P_0603_50V7K .1U_0402_16V7K
EMC15U@ EMC15U@ 0_0402_5% PR209
2
1 2
<18> 0.675V_DDR_VTT_ON
2
1
B @ PC215 B
.1U_0402_16V7K
2
+1.35V_MEN_P
+1.35V_MEM
TDC 6.6 A PJP203
Peak Current 9.5 A 1 2
PJP202
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL +1.35V_MEN/+0.675V_DDR_VTT
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A901P
Date: Thursday, March 06, 2014 Sheet 42 of 53
5 4 3 2 1
5 4 3 2 1
PC311 PC300
D D
0.1U_0402_25V6 2200P_0402_50V7K
EMC14U@ EMC14U@
PC311 PC300
1
PC311 PC300
1M_0402_1%
PR303 PJP300
+1.05V_MP 1 2 +1.05V_M
2
1 2
JUMP_43X118
0.1U_0402_25V6 2200P_0402_50V7K
EMC15U@ EMC15U@
@EMC@ PR305 @EMC@ PC301
4.7_1206_5% 680P_0603_50V7K
2200P_0402_50V7K
1 2 +V1.05SP_B+ 8 1
0.1U_0402_25V6
PC302 PR312
IN EN
10U_0805_25V6K
0.1U_0603_25V7K 0_0603_5%
PAD-OPEN 1x2m~D 6 BST_+V1.05SP 1 2 BST_+V1.05SP_C
1 2 PL301
BS
1
1
PC303
0.68UH +-20% 7.9A
SW_+V1.05SP +1.05V_MP
@EMC@ PC311
@EMC@ PC300
C 9 10 1 2 C
GND LX
2
47U_0805_6.3V6M
47U_0805_6.3V6M
22U_0805_6.3VAM
22U_0805_6.3VAM
1
330P_0402_50V7K
7.5K_0402_1%
1
4 FB_+V1.05SP
FB
PR307
PC304
PC305
PC306
PC307
@ PC308
ILMT_1.05V 3 7
+3.3V_ALW
2
ILMT BYP
4.7U_0603_6.3V6K
+3.3V_ALW
2
1 2 1.05V_MP_PWROK 2 5
4.7U_0603_6.3V6K
<9> 1.05V_M_PWRGD PG LDO
PC310
1
1
1K_0402_5%
PC309
PR313 SY8208DQNC_QFN10_3X3
1
PR309
0_0402_5%
2
2
@ PR306
0_0402_5% PR305 PC301
2
1 2
+3.3V_ALW
2
ILMT_1.05V
PR315
10K_0402_1%
1
1
100K_0402_1%
PR310
@ PR308 4.7_1206_5% 680P_0603_50V7K
0_0402_5% EMC14U@ EMC14U@
2
2
+1.05V_MEM PR305 PC301
TDC 5.7 A
Peak Current 8.1 A
B
OCP Current 9.72 A B
4.7_1206_5% 680P_0603_50V7K
TYP MAX EMC15U@ EMC15U@
Choke DCR 13.0mohm , 14.0mohm
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
+1.05V_M
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
LA-A901P
Date: Thursday, March 06, 2014 Sheet 43 of 53
5 4 3 2 1
5 4 3 2 1
+3.3V_RUN
D D
+5V_ALW
1
PJP400
PAD-OPEN1x1m
1
PC400
2
1U_0402_6.3V6K
2
6
1
5 +1.5V_VIN
VCNTL
7 VIN PC401
POK 4.7U_0805_6.3V6K
+3.3V_RUN 4
PJP401
2
VOUT
3 1.5VSP 1 2
PR400
VOUT
+1.5V_RUN
1
1 2 8 2 PAD-OPEN1x1m
EN FB
1
GND
100K_0402_5%
9 PR402 PC403
.1U_0402_16V7K
VIN
1
47K_0402_5%
8.66K_0402_1% 0.01U_0402_25V7K
1
@ PR401
@EMC@ PC402
PU400 PC404
2
2
APL5930KAI-TRG_SO8 22U_0805_6.3V6M
2
1
2
C PR403 C
10K_0402_1%
2
+1.5V_RUN
TDC 0.47 A
Peak Current 0.67 A
B B
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
+1.5V_RUN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
LA-A901P
Date: Thursday, March 06, 2014 Sheet 44 of 53
5 4 3 2 1
5 4 3 2 1
VREF
100K_0402_1%_NCP15WF104F03RC
1
IMON FBMA-L11-453215800LMA90T_2P 2200P_0402_50V7K 0.1U_0402_25V6
36.5K_0402_1%
EMC12U@ EMC12U@ EMC12U@
PH500
2
2
365K_0402_1%
681K_0402_1%
4700P_0603_50V7K
75_0402_1%
PC500
PR502
PL501 PC520 PC521
PR501
PR503
1 PR504
@ PR500
1
75_0402_1%
@ @
1
10K_0402_5%
.1U_0402_16V7K
2
D OCP-I B-RAMP F-IMAX O-USR FBMA-L11-453215800LMA90T_2P 680P_0402_50V7K 0.1U_0402_25V6 D
1
PR505
SLEWA EMC15U@ EMC15U@ EMC15U@
2
100K_0402_1%
39K_0402_1%
20K_0402_1%
150K_0402_1%
PC501
PR508
1 PR506
PR507
+PWR_SRC
PR509
2
2
PJP500
1
PR510 +VCC_PWR_SRC
1 2
39K_0402_5%~N
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
100U_D_20VM_R55M
PAD-OPEN 4x4m PR522 PC508
2200P_0402_50V7K
0.1U_0402_25V6
1 1
1
PC515
PC516
@ PC517
+
@ PC518
PC519
@EMC@ PC520
@EMC@ PC521
@EMC@ PL501
+VCC_PWR_SRC 1
PR511
2 1 2
2
FBMA-L11-453215800LMA90T_2P 2
10K_0402_5% PR536
2 1 4.7_1206_5% 680P_0603_50V7K
0_0402_5% H_VR_EN <15> EMC15U@ EMC15U@
CSP1
16
15
14
13
12
11
10
9
PU500 PR522 PC508
CSN1
SLEWA
B-RAMP
F-IMAX
IMON
O-USR
OCP-I
THERM
VBAT SKIP#
PWM1
+3.3V_RUN 17 8 PR539
18 CSP1 VR_ON 7 0_0402_5%
@ PR513 4.7_1206_5% 680P_0603_50V7K
+3.3V_RUN 19 CSN1 SKIP# 6 1 2 1 2 EMC14U@ EMC14U@
20 CSN2 PWM1 5 75_0402_1% H_VR_READY <15>
21 CSP2 PWM2 4 PR522 PC508
22 PU3 N/C 3
23 N/C PGOOD 2
24 GFB VDD 1
VFB VDIO @ PR516
GFB
VFB
1 2
+3.3V_RUN
VIDSOUT
1.91K_0402_1%
4.7_1206_5% 680P_0603_50V7K
VR_HOT#
CORE_BOOT_C
ALERT#
VREF
VCLK
GND
GND
9 +VCC_CORE
V5A
C PC504 C
PR519 PWM1 8 PGND2
2 1 PWM PL500
1_0603_5%
+3.3V_RUN 1 2 CORE_BOOT 7
BOOT VSW
4 CORE_SW
0.15UH_PCME064T-R15MS0R667_36A_20%
3
25
26
27
28
29
30
31
32
33
1
1000P_0402_50V7K PR517 3 2
4.7_1206_5%
2.2_0603_5% VIN SKIP#
PC505 1 2
@EMC@ PR522
@ PC506 @ PR521
1 2 1 2 1U_0603_10V6K 1 2SKIP#
1
100P_0402_50V8J
4.87K_0402_1% TI recommend 1nF CSD97374CQ4M_SON8_3P5X4P5
PR520
CORE_SNUB
2
0_0402_5%
1 PR523 2
VR_HOT#
10K_0402_5% VREF
2
680P_0603_50V7K
1 2 1 2 PC507 VCORE Load line & IMON
VIDALERT_N
2
@EMC@ PC508
0_0402_5%
0.33U_0603_10V7K
2
1
PR501 PR521
4.75K_0402_1% 1500P_0402_50V7K 1U_0603_10V7K
2
2 1 +5V_RUN
1
+5V_ALW
1U_0603_10V7K
PR526
1
2
PC510
10_0603_1%
316K_0402_1% 4.42K_0402_1%
1
2.15K_0402_1%
PR501 PR521 2 1 CSP1
1
10K_0402_1%_TSM0A103F34D1RZ
PC514
<9,36,46> H_PROCHOT#
PH501
+1.05V_VCCST
0.068U_0402_16V7K
0.068U_0402_16V7K
301K_0402_1% 3.92K_0402_1%
EMC14U@ EMC14U@
2
B B
3.01K_0402_1%
20K_0402_1%
PR501 PR521
1
1
PC502
1
1
1
PC513
54.9_0402_1%
110_0402_1%
PR515
75_0402_1%
PR514
PR529
PC511
PR527
PR528
0.1U_0402_25V6
2
2
2
@ 301K_0402_1% 3.92K_0402_1%
2
EMC15U@ EMC15U@
CSN1
<15> VIDSCLK
<15> VIDALERT_N
Icc_Dyn_VID1 27 A
Choke DCR: 0.66m +-7% ohm
PH500 B Value : 4250k 1%
PH501 B Value : 3370k 1%
1
@ PR518
2M_0402_1%
2
A A
1 2 OCP-I
@ PR524
2M_0402_1%
DELL CONFIDENTIAL/PROPRIETARY
1
@ PR525
27K_0402_1% Compal Electronics, Inc.
Title
+VCC_CORE
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A901P
Date: Thursday, March 06, 2014 Sheet 45 of 53
5 4 3 2 1
A B C D
EMC@ PL700
1UH +-20% 6.6A
2 1
PQ700 PR701
SI4835DDY-T1-GE3_SO8 +SDC_IN 0.01_1206_1% +PWR_SRC_AC CHAGER_SRC
8 1 @ PJP700
7 2 4 1 1 2
+DC_IN_SS 6 3 TYP MAX
0.1U_0603_25V7K
5
@
3 2 PAD-OPEN 4x4m H/S Rds(on) 7.4mohm , 8.8mohm
L/S Rds(on) 2.6mohm , 3.1mohm
1
4
Choke DCR 5.8mohm , 7.0mohm
PC700
PR700
1
1 2 PR702 D
DC_BLOCK_GC <47> 1 2 2 PQ701
<47> CSS_GC
0_0402_5% G NTR4502PT1G_SOT23-3
1
1 1
0_0402_5% D S
3
2 PQ703A
PD705
G SI3993CDV-T1-GE3_TSOP6
2 1 PQ702 S
+DOCK_PWR_BAR
S
NTR4502PT1G_SOT23-3 5 6 PC732 PC713
D
DOCK_DCIN_IS+ <34>
SDMK0340L-7-F_SOD323-2~D
CSSN_1
CSSP_1
PD704
G
1
2 1 PQ703B
+DC_IN_SS
+PWR_SRC
PR703 SI3993CDV-T1-GE3_TSOP6
0_0402_5%
SDMK0340L-7-F_SOD323-2~D 100_0402_1% 0.1U_0402_25V6 2200P_0402_50V7K
0_0402_5%
PR704
S
2 1 2 4 EMC14U@ EMC14U@ Near PL701
D
100K_0402_1%
PD702 DOCK_DCIN_IS- <34>
1
PR705
2 1 PC732 PC713
100K_0402_1%
1
1
PR706
G
3
SDMK0340L-7-F_SOD323-2~D
PR707
22U_0805_25V6M
22U_0805_25V6M
22U_0805_25V6M
10U_0805_25V6K
10U_0805_25V6K
PC701 PC702
1
PR708 1U_0603_25V6K 0.1U_0402_25V6 PR709
2
+SDC_IN 10_1206_5% 1 2 1 2 1 2 0_0402_5%
AC Det
1
PC704
PC705
PC706
PC707
PC708
2 1 0.1U_0402_25V6 2200P_0402_50V7K
Max:16.82V PC703
DK_CSS_GC <47>
EMC12U@ EMC12U@
Typ :16.54V
294K_0402_1%
0.1U_0402_25V6
2
Min :16.26V GNDA_CHG GNDA_CHG PC710 @ @ @
1
BQ24770_REGN
PR710
PC709 PU700 1 2
10U_0805_25V6K
ACDRV
ACP
ACN
2 1 +DCIN 28 1U_0603_10V6K
VCC
BQ24770_REGN
PR711 3 24
1
49.9K_0402_1% CMSRC REGN PR712
2 1 6 2.2_0603_5%
ACDET 25 CHG_BTS 1 2 CHG_BTS_C
22U_0805_25V6M
22U_0805_25V6M
22U_0805_25V6M
22U_0805_25V6M
2200P_0402_50V7K
0.1U_0402_25V6
PC711 BTST
PC712
11
0.047U_0603_25V7K~D
SDA
@EMC@ PC732
@EMC@ PC713
CHARGER_SMBCLK 2 1
1
CHG_UGATE
PC714
PC715
PC716
PC717
CHARGER_SMBDAT 12 26
SCL HIDRV
1
0.1U_0402_25V6
pull up 10K in HW side (R827 R828)
2
PR713 GNDA_CHG @ PT1 PAD~D 1 2 5
2
100K_0402_1% PR714 0_0402_5% ACOK 27 CHG_SW
<36> CHARGER_SMBDAT PHASE
2 7 2
IADP
<36> CHARGER_SMBCLK
2
1 2 PR717 0_0402_5%
PR715
154K_0402_1%
<36> I_ADP PR718
1
0_0402_5%
2
1 2 10
/PROCHOT GND
22
PQ705
+PWR_SRC
<36> I_BATT PR720 0_0402_5% AON6970_DFN5X6D-8-7
PR799
2
1 2 PL701 PR721 +VCHGR
2
100P_0402_50V8J
S1/D2
G1
D1
CMPIN NC
20K_0402_1%
2
CMPOUT 14 10K_0402_1% 2 1 4 1
CMPOUT
2
2
PC718
PC719
PR788
GNDA_CHG 20
SRP 3 2
G2
1 BQ24770_REGN
S2
S2
S2
4.7_1206_5%
15 19
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
0.1U_0603_25V7K
1
/BATPRES SRN
@EMC@ PR726
PR722
1
3
<47> /BATPRES
@EMC@ PC722
GNDA_CHG 4.02K_0402_1%
1
16 18 1 2
CELL /BATDRV
PC723
PC724
PC725
<9,36,45> H_PROCHOT#
1 CHG_SNUB 1
29 17 1 2
2
PWPD BAT
PR723 @
PR725 PR728 BQ24777RUYR_WQFN28_4x4 10_0603_1% PC726 PC727 @ PC728
1000P_0603_50V7K
100K_0402_1% 0_0402_5% 0.1U_0402_25V6 0.1U_0402_25V6 0.1U_0402_25V6
<36,40,47> PBAT_PRES# 1 2 GNDA_CHG 1 2 1 2 1 2 1 2
@EMC@ PC721
2
2
GNDA_CHG
@ PR729 PAD-OPEN1x1m
154K_0402_1% GNDA_CHG
2
3
GNDA_CHG +DC_IN BATDRV# <47> 3
1
PR726 PC721
PR737
649K_0402_1%
PR745
100K_0402_1%
2
2 1 CMPIN
4.7_1206_5% 1000P_0603_50V7K
1
PR743
2
<36,47> ACAV_IN_NB 2 1
1
10K_0402_1%
PR726 PC721
2
+3.3V_ALW
4.7_1206_5% 1000P_0603_50V7K
EMC15U@ EMC15U@
4 4
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Charger
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A901P
Date: Thursday, March 06, 2014 Sheet 46 of 53
A B C D
5 4 3 2 1
1
PR815
100K_0402_5%
+PWR_SRC_AC
2
PR813 @ PR816
+3.3V_ALW 100K_0402_5% 0_0402_5%
1 2 /BATPRES <46>
PD800
PQ806B
PDS5100H-13_POWERDI5-3
DMN65D8LDW-7_SOT363-6
1
3
D 3 D
+VCHGR 1 PR810
2 100K_0402_5%
5
PQ800
2
SI4835DDY-T1-GE3_SO8
+3.3V_ALW
4
1 8 PR811
PQ806A
2 7 PC807 0_0402_5% PC805
DMN65D8LDW-7_SOT363-6
6
3 6 1 2 1 2 0.1U_0402_10V7K
5 1 2
0.47U_0805_25V6K
2
5
1
P
<36,40,46> PBAT_PRES#
1
STSTART_DCBLOCK_GC
B
1
2
3
<46> BATDRV# 4
2 O
A
G
1
4 PU804
3
PD808
PQ810 PR812
PDS5100H-13_POWERDI5-3 FDS6679AZ-G_SO8 0_0402_5% TC7SH08FU_SSOP5~D
<35> DIS_BAT_PROCHOT# 1 2
8
7
6
5
2
3
PR814
330K_0402_5%
2 1
+DOCK_PWR_BAR
5
PQ826
FDMC6679AZ_MLP8-5
4
Purpose: Turn on the PQ817
for primary or module bay
battery to provide power to
1
2
3
+3.3V_ALW2 1 PR819 2
dock side without AC exist.
+3.3V_ALW2
100K_0402_5%
C PC810 100K_0402_5% C
DMN65D8LDW-7_SOT363-6
@
2 1
1
PC809 PU806
PR818
PQ817A
6
1500P_0402_50V7K TC7SH08FU_SSOP5~D 0.1U_0402_10V7K
5
2
1
P
B
1
2
3
4 2 DOCK_DET# <34,35,47>
O 2 ACAV_IN#
10K_0402_5%
A
1
1
PQ815 4
3
PR822
FDS6679AZ-G_SO8
2
8
7
6
5
DMN65D8LW-7_SOT323-3
1
D
2
PQ816
G
S
3
PQ829 Vth=0.5-1.5V +3.3V_ALW2
1
DMG2301U-7 1P SOT23-3
PR895 PD813
3
1 2 3 1
1
+3.3V_ALW 0_0402_5% SDMK0340L-7-F_SOD323-2~D PR864
100K_0402_5%
1
2
2
2
PR830
2
100K_0402_5%
ACAV_IN#
PQ813A
2
DMN65D8LDW-7_SOT363-6
NTR4502PT1G_SOT23-3
DMN65D8LDW-7_SOT363-6
PR826
PQ817B
1 6 2 1
3
100K_0402_5%
D PQ832
1
PR828 PQ813B
<36,40> AC_DIS DMN65D8LW-7_SOT323-3
2
1 2 2
1
DMN65D8LDW-7_SOT363-6 1
PQ814
<36,46,47> ACAV_IN 5
10K_0402_5% G 4 3 2
S PR829
2 1 2
3
+3.3V_ALW2 PD817
4
3
3
100K_0402_5% 3
+DC_IN_SS
5
PR832
PR827
0_0402_5% 1 2 1
2
B PR831 1 2 100K_0402_5% B
0_0402_5% +DOCK_PWR_BAR PR853 2
+NBDOCK_DC_IN_SS
+DC_IN_SS 1 2 0_0402_5%
BAT54CW_SOT323-3
1
CD3301_DCIN PD815
1 2
+DC_IN
DC_IN_SS
PR838 2
47_0805_5%~D
0_0402_5%
1
PC813 1 2 1
0.1U_0603_50V4Z +PBATT DOCK_AC_OFF <34>
PR843 3
2
0_0402_5%
P50ALW 1 2 BAT54CW_SOT323-3
36
35
34
33
32
31
30
29
28
+3.3V_ALW2
PR846
<40> SOFT_START_GC
PU800 +5V_ALW PR844
1 2 10K_0402_5%
NC
CHARGERVR_DCIN
DK_PWRBAR
GND
NC
BLK_MOSFET_GC
DSCHRG_MOSFET_GC
DC_IN_SS
PBatt+
PR842 CD_PBATT_OFF1 2
SLICE_BAT_ON <35>
2
100K_0402_5% 0_0402_5%
<34> ACAV_DOCK_SRC# 1 2ACAVDK_SRC PR845 0_0402_5%
PR847 1 27
0_0402_5% 2 DC_IN P50ALW 26 PR848
SS_GC PBATT_OFF DK_AC_OFF
+SDC_IN 1 2 ERC1 3
4 ERC1 DK_AC_OFF_EN
25
24 3301_ACAV_IN_NB
0_0402_5%
1 2
ACAVDK_SRC ACAV_IN_NB ACAV_IN_NB <36,46>
5 23
CD3301_SDC_IN 6 GND GND 22 DK_AC_OFF_EN 1 2
SDC_IN DK_AC_OFF_EN SL_BAT_PRES# DOCK_AC_OFF_EC <35>
7 21
<46> DC_BLOCK_GC ACAVIN 8 DC_BLK_GC SL_BAT_PRES# 20 PR850 0_0402_5% PR858
PR851 P33ALW2 9 ACAV_IN BLKNG_MOSFET_GC 19 1 2
1 2 P33ALW2 NBDK_DCINSS PR854
EN_DK_PWRBAR
0_0402_5%
0_0402_5% 1 2
DK_CSS_GC
SLICE_BAT_PRES# <34,35,40>
PWR_SRC
CSS_GC
P33ALW
37 @ PR863
TP
+3.3V_ALW2 1 2 0_0402_5%
ERC3
ERC2
GND
PR855 0_0402_5%
1 2
+NBDOCK_DC_IN_SS
CD3301BRHHR_QFN36_6X6~D
10
11
12
13
14
15
16
17
18
PR859 1 2
EN_DOCK_PWR_BAR <35>
0_0402_5%
0.1U_0603_25V7K
<46> DK_CSS_GC
+3.3V_ALW
1
PC815
ERC3
A A
EN_DK_PWRBAR
0.047U_0603_25V7M
2
0.1U_0402_25V4Z~D
PR874
1 2
PC816
1M_0402_5%
1
STSTART_DCBLOCK_GC
PC817
PR860
0_0402_5%
2
@ 3301_PWRSRC 1 2
+PWR_SRC_AC
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Selector
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD Size Document Number Rev
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. 0.3
LA-A901P
Date: Thursday, March 06, 2014 Sheet 47 of 53
5 4 3 2 1
5 4 3 2 1
+VCC_CORE
D D
1 1 1 1 1
PC900 PC901 PC902 PC903 PC904
22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M
2 2 2 2 2
1 1 1 1 1
PC913 PC914 PC915 PC916 @ PC917
22U_0805_6.3V6M 22U_0805_6.3V6M 2.2U_0805_10V6K 2.2U_0805_10V6K 22U_0805_6.3V6M
2 2 2 2 2
220U 2.5V Y D2 ESR9M H1.9 SX
1
PC966
C C
B B
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL PROCESSOR DECOUPLING
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A901P
Date: Thursday, March 06, 2014 Sheet 48 of 53
5 4 3 2 1
5 4 3 2 1
Remove PC923, PC924, PC925, PC926, PC927, PC928, PC929, PC930, PC931,
2 45 VCC_CORE 10/8 Compal To prevent acoustic noise issue PC940, PC941, PC943, PC946, PC947, PC948 X01
Add PC966
7 45 VCC_CORE 10/31 Compal Fine tune IMON Add PR518, PR524, PR525 X01
8 ALL ALL 10/31 Compal RF request Add PC521, PC206, PC106, PC311, PC732 ( 0.1uF ) X01
Pop PR111,PC111,PR112,PC114,PR203,PC208,PR305,PC301,PR522,PC508,
9 ALL ALL 10/31 Compal RF request (4.7ohm, 680pF) X01
B B
10 46 Charger 10/31 Compal To prevent VCP trigger PROCHOT# PR703 change to 100ohm X01
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT PWR P.I.R (1/1)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 49 of 53
5 4 3 2 1
5 4 3 2 1
2 27 HW 2013/10/8 COMPAL Dell drop POA function. Change JUSH1 from 26 pin to 20 pin, pin define follow E5 0.2(X01)
3 36 HW 2013/10/8 COMPAL Dell drop POA function. remove POA_WAKE# off page symbol 0.2(X01)
remove POA_ON/OFF#,make UE2.B62 to be NC pin
8 36 HW 2013/10/14 COMPAL follow intel latest design guide. pop RE56 and change from 8.2K to 10K , it's RESET_OUT# pull down 0.2(X01)
B
resistor B
9 7 HW 2013/10/16 COMPAL RF requirement. add CC14, CC15 and move CC12, CC13 to behind the resistor (RC72) 0.2(X01)
10 20,23,31,32 HW 2013/10/17 COMPAL follow ESD recommend list. change all ESD diode CPN 0.2(X01)
change DI2, DI3, DI5, DV4 from SCA00001100(S ZEN ROW PJDLC05C 3P C/A
SOT23) to SC600001600(S DIO ROW AZC199-02S.R7G C/C SOT23 ESD)
change DI1,DI6,DI4 from SC300002800(S DIO(BR) TVWDF1004AD0 DFN ESD)
to SC300002C00(S DIO(BR) L05ESDL5V0NA-4 SLP2510P8 ESD)
change DA1,DA2,DA3,DA6,DA7 from SCA00001L00(S ZEN ROW L30ESDL5V0C3-2
C/A SOT23 ESD) to SCA00002900(S ZEN ROW L03ESDL5V0CC3-2 C/A SOT-23
ESD)
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (1/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 50 of 53
5 4 3 2 1
5 4 3 2 1
12 38 HW 2013/10/17 COMPAL power doesn't split VPRO & NPRO BOM. add RZ41, RZ42, reserve it for VPRO & NVPRO option. 0.2(X01)
13 39 HW 2013/10/17 COMPAL SSI design will cause LED behavior error. remove QZ5, 0.2(X01)
QZ7.2 & QZ3.2 change to SYS_LED_MASK#
14 20 HW 2013/10/17 COMPAL To solve Line-on HDD dirty shut down issue. add UN3, CN3, CN4, PJP7 and reserved it. 0.2(X01)
15 30,36 HW 2013/10/17 COMPAL follow Dell requirement. add back SUS_ON, change +3.3V_SUS control pin to SIO_SLP_S4# 0.2(X01)
1. UL3.3 from SIO_SLP_S4# to SUS_ON
2. UE2.B23 SUS_ON_EC , RPE10.2 SUS_ON
3. add RE282(Pop), RE281(depop)
4. add RE279, RE280 ( dock only)
5. UE2.B9 RUN_ON_EC
C C
16 23 HW 2013/10/18 COMPAL follow ESD recommend. LZ1 change from SM070001N00 to SM070003Y00 0.2(X01)
17 12 HW 2013/10/24 COMPAL add GPIO pin for DIMM quantity detection. add DIMM_DET on UC1.U4 to replace PCH_GPIO48, remove 0.2(X01)
19 9 HW 2013/10/28 COMPAL reserve it to prevent PCH_PLTRST# floating add RC304, 100K pull down, on PCH_PLTRST#_EC 0.2(X01)
when power on
20 30 HW 2013/10/29 COMPAL New SIM connector has no this pin. remove UIM_DET on JNGFF2 pin58 0.2(X01)
21 23 HW 2013/10/29 COMPAL it's designed for Goliad, Houston doesn't remove RZ1 0.2(X01)
B
need. B
22 30 HW 2013/10/29 COMPAL To solve WWAN can not detec issue. Add RZ43, 100k pull up for WWAN_PWR_EN 0.2(X01)
23 38 HW 2013/10/29 COMPAL for support VPRO & NVPRO BOM option. remove PJP33, PJP34, PJP19 0.2(X01)
add RZ44, RZ46, RZ47
24 12 HW 2013/10/29 COMPAL To solve backdrive issue. Change TPM_PIRQ# pull up ( RC247) to +3.3V_RUN from +3.3V_ALW_PCH 0.2(X01)
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (2/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 51 of 53
5 4 3 2 1
5 4 3 2 1
27 28 HW 2013/11/04 COMPAL SSI design will cause LED behavior error. Change QL1, QL2 contorl pin from MASK_BASE_LEDS# to SYS_LED_MASK# 0.2(X01)
29 21 HW 2013/11/05 COMPAL follow vender suggestion. It's for 15KV add CA12, CA13 0.2(X01)
ESD fail issue. change DA1, DA2, DA3, DA4 from GNDA to GND
30 12 HW 2013/11/05 COMPAL GPIO 14 is sus power well, it has risk to move TPM_PIRQ# from PCH_GPIO14 to PCH_GPIO17, add T21 on PCH_GPIO14 0.2(X01)
cause back drive.
31 30 HW 2013/11/05 COMPAL follow vender request. RZ43 from 100K change to 0 ohm 0.2(X01)
32 20 HW 2013/11/06 COMPAL For SATA repeater setting RN11,RN16 pop 0ohm 0.2(X01)
C C
33 28 HW 2013/11/06 COMPAL For EMI request RL21~ RL28 change to 2.2 ohm 0.2(X01)
41 20 HW 2013/11/06 COMPAL For SATA repeater setting RN11,RN16 pop 0ohm 0.2(X01)
42 30 HW 2013/11/05 COMPAL follow vender request. RZ43 from 100K change to 0 ohm 0.2(X01)
43 9,11,27, HW 2013/11/20 COMPAL follow vender suggest to solve "Bo" noise 1.UA1 pin22 add RA45 0 ohm PU to +3.3V_RUN_AUDIO
35,36 issue 2.UA1 pin21 add RA44 100k ohm to GND 0.2(X01)
44 12,22 HW 2013/11/20 COMPAL follow vender suggest 1.RPC8 change from 2.2k to 10k
2.UC1.F2 &RPC8.3 change name from I2C0_SDA to PCH_GPIO4
3.UC1.F3 &RPC8.4 change name from I2C0_SCL to PCH_GPIO5
4.UC1.G4 &RPC8.1 change name from I2C1_SDA_VMM to PCH_GPIO6 0.2(X01)
5.UC1.F1 &RPC8.2 change name from I2C1_SCL_VMM to PCH_GPIO7
6.RPV2.1 connect to I2C1_SDA_VMM
8.RPV2.2 connect to I2C1_SCL_VMM
B B
45 22 HW 2013/11/27 COMPAL To solve CRT display jitter issue LV23,LV25 change from BLM15AX102SN1D to BLM15PX181SN1D 0.2(X01)
1.POP RE88,UZ6,RE51
46 36,37 HW 2013/11/27 COMPAL Base on Pre-PT RSMRST EA result 2.remove QZ12,RZ48,RZ49,RZ50 0.2(X01)
1. change LV22,LV24
48 22 HW 2013/12/10 COMPAL follow vender suggestion from SM01000N400(S SUPPRE_ MURATA BLM15AX102SN1D 0402)
to SM01000NO00(S SUPPRE_MURATA BLM15PX181SN1D 0402)
2. change CV82, CV94 from 1uF to 10uF 0.2(X01)
3. UV8 pin D3 from +1.05V_VMM_VDDTX to+1.05V_VMM_VDD.
4. UV8 Pin H3, E10, H11 change to NC
A 5. Change UV8 pin B5, B6 from +3.3V_RUN_VMM to +3.3V_RUN_VDDIO A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (3/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 52 of 53
5 4 3 2 1
5 4 3 2 1
49 34 HW 2013/12/18 COMPAL To solve Power leakage issue. Change R272 from 10K to 100K, and pull up to +3.3V_ALW2 0.2(X01)
50 21 HW 2013/11/05 COMPAL follow ESD/vender request 1. change RA42, RA43 to LA10, LA1 SM01000NA00(S SUPPRE_ 0.2(X01)
MURATA BLM15PX330SN1D 0402)
2. change RA7, RA8 from 16 to 24.9 ohm
3. DA1 &DA3 change from SCA00002900 to SCA00001B00(S ZEN
ROW AZ5123-02S.R7G 3P C/A SOT23)
4.CA4&CA1 change from 220pF(@EMC@) to 680pF(EMC@)
51 26 HW 2013/12/18 COMPAL Base on CRT EA result change CV51, CV52, CV53 from 12pF to 2.2pF 0.2(X01)
53 38 HW 2014/02/06 COMPAL For MODPHY power rail contril by JUMP 1.change PJP36 pin1 from +1.05V_M to +1.05V_RUN 0.3(X01)
C
directly 2.depop QZ6, QZ10, RZ16, RZ5, CZ25, CZ38 C
54 25 HW 2014/02/06 COMPAL Base on PS8338 datasheet, PI0 have 2 level, For PI0, delete RV66 0.3(X01)
PI1 have 3 level For PI1, add RV100 PD to GND
55 36 HW 2014/02/10 COMPAL EC request, for Delray common code reserved. add RE283(@) 0.3(X01)
56 29 HW 2014/02/27 COMPAL EMI test fail , back to SSI SD card change JSD1 0.3(X01)
connector. from TAITW_PSDCT6-20GLBS1NN4H_19P-T to ALPS_SCDADA0101_19P_NR
57 9,16 HW 2014/03/03 COMPAL follow intel DG 1.2 1.reserved 0.47uF for +PCH_VCCDSW3_3 , near CPU AH10 pin 0.3(X01)
2.add 10K pull high to +PCH_VCCDSW3_3 for PM_LANPHY_ENABLE,
leave RPC19. pin 3 NC
58 30 HW 2014/03/05 COMPAL intel Wigig need 32K clock when DSx 1.Add UZ11&RZ56(@)&RZ57 0.3(X01)
2.JNGFF1 change to WIGIG_32KHZ from SUSCLK
B
3.JNGFF2.60 change to NC from SUSCLK B
A A
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (4/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 0.3
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A901P
Date: Thursday, March 06, 2014 Sheet 53 of 53
5 4 3 2 1