Sunteți pe pagina 1din 68

Chapter 3

Solid-State Diodes and Diode Circuits

Microelectronic Circuit Design


Richard C. Jaeger
Travis N. Blalock

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -1


7/1/03 McGraw-Hill
Chapter Goals

• Understand diode structure and basic layout


• Develop electrostatics of the pn junction
• Explore various diode models including the mathematical model, the
ideal diode model, and the constant voltage drop model
• Understand the SPICE representation and model parameters for the
diode
• Define regions of operation of the diode (forward, reverse bias, and
reverse breakdown)
• Apply the various types of models in circuit analysis
• Explore different types of diodes Discuss the dynamic switching
behavior of the pn junction diode
• Explore diode applications
• Practice simulating diode circuits using SPICE

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -2


7/1/03 McGraw-Hill
Diode Introduction

• A diode is formed by
interfacing an n-type
semiconductor with a p-type
semiconductor.
• A pn junction is the
interface between n and p
regions.

Diode symbol

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -3


7/1/03 McGraw-Hill
pn Junction Electrostatics

Donor and acceptor concentration


on either side of the junction.
Concentration gradients give rise
to diffusion currents.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -4


7/1/03 McGraw-Hill
Drift Currents
• Diffusion currents lead to localized charge density variations near the
pn junction.
• Gauss’ law predicts an electric field due to the charge distribution:
ρc
∇⋅E =
εs
• Assuming constant permittivity,
1
E(x) =
εs
∫ ρ(x)dx
• Resulting electric field gives rise to a drift current. With no external
circuit connections, drift and diffusion currents cancel. There is no
actual current, since this would imply power dissipation, rather the
electric field cancels the diffusion current ‘tendency.’

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -5


7/1/03 McGraw-Hill
Space Charge Region Formation
at the pn Junction

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -6


7/1/03 McGraw-Hill
Potential across the Junction

Charge Density Electric Field Potential

N N  kT

φj =− E(x)dx =VT ln 2 , VT =
A D
 ni  q

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -7


7/1/03 McGraw-Hill
Width of Depletion Region

Combining the previous expressions, we can form an expression


for the width of the space-charge region, or depletion region. It
is called the depletion region since the excess holes and electrons
are depleted from the dopant atoms on either side of the junction.

2εs  1 1 
w d 0 =(x n +x p ) =  + φj
q N A N D 

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -8


7/1/03 McGraw-Hill
Width of Depletion Region (Example)

Problem: Find built-in potential and depletion-region width for given


diode
Given data:On p-type side: NA=1017/cm3 on n-type side: ND=1020/cm3
Assumptions: Room-temperature operation with VT=0.025 V
 N AN D  ( )(
 1017 /cm3 1020 /cm3  )
Analysis: φ j = VT ln n 2  = (0.025 V)ln  (20
10 /cm 6
 = 0.979V
)
 i   

2ε s  1 1


w = q  + φ = 0.113µm
d0 N N  j
 A D

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -9


7/1/03 McGraw-Hill
Diode Electric Field (Example)
• Problem: Find electric field and size of individual depletion layers on
either side of pn junction for given diode
• Given data:On p-type side: NA=1017/cm3 on n-type side: ND=1020/cm3
from earlier example,
φ j = 0.979V wd 0 = 0.113µm
• Assumptions: Room-temperature operation
• Analysis: 
 N  
 N 
w = x + x = x 1+ D  = x 1 + A
d0 n p n N  p N 
 A   D
w w
∴xn = d 0 =1.13×10-4 µm x = d 0 0.113µm
p
 N   N 
1+ D  1+ A 
 N   N 
 A  D

E = w j = 2(0.979V) = 173kV/cm
MAX d 0 0.113µm
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -10
7/1/03 McGraw-Hill
Internal Diode Currents

Mathematically, for a diode with no external connections, the total current


expressions developed in chapter 2 are equal to zero. The equations only
dictate that the total currents are zero. However, as mentioned earlier,
since there is no power dissipation, we must assume that the field and
diffusion current tendencies cancel and the actual currents are zero.

∂n
j nT =qµn nE +qDn =0
∂x
T ∂p
j p =qµp pE −qD p =0
∂x

When external bias voltage is applied to the diode, the above equations
are no longer equated to zero.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -11
7/1/03 McGraw-Hill
Diode Junction Potential for Different
Applied Voltages

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -12


7/1/03 McGraw-Hill
Diode i-v Characteristics

Turn-on voltage marks point of significant current flow. Is is called the


reverse saturation current.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -13
7/1/03 McGraw-Hill
Diode Equation

 qv D    v  
i D =I S exp −1=I S exp D −1
 nkT    nVT  

where IS = reverse saturation current (A)


vD = voltage applied to diode (V)
q = electronic charge (1.60 x 10-19 C)
k = Boltzmann’s constant (1.38 x 10-23 J/K)
T = absolute temperature
n = nonideality factor (dimensionless)
VT = kT/q = thermal voltage (V) (25 mV at room temp.)
IS is typically between 10-18 and 10-9 A, and is strongly temperature dependent due
to its dependence on ni2. The nonideality factor is typically close to 1, but
approaches 2 for devices with high current densities. It is assumed to be 1 in this
text.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -14


7/1/03 McGraw-Hill
Diode Voltage and Current Calculations
(Example)
Problem: Find diode voltage for diode with given specifications
Given data: IS=0.1 fA ID= 300 µA
Assumptions: Room-temperature dc operation with VT=0.025 V
Analysis:
I 

-4
V = nV ln 1+ D  =1(0.0025V)ln(1+ 3×10 A ) = 0.718V


With IS=0.1 fA D T I 
 10-16 A
S

V = 0.603V
With IS=10 fA D

V = 0.748V
With ID= 1 mA, IS=0.1 fA D

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -15


7/1/03 McGraw-Hill
Diode Current for Reverse, Zero, and
Forward Bias

• Reverse bias:  v  
i D =I S exp D −1≈I S [0 −1]≈−I S
 nVT  

• Zero bias:
 v  
i D =I S exp D −1≈I S [
1 −1]≈0
 nVT  
• Forward bias:
 v   v 
i D =I S exp D
−1≈I S exp D 
 nVT   nVT 

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -16


7/1/03 McGraw-Hill
Semi-log Plot of Diode Current and
Current for Three Different Values of IS

I S [ A] =
10I S [B] =
100I S [C ]

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -17


7/1/03 McGraw-Hill
Diode Temperature Coefficient

Diode voltage under forward bias:


i  kT i  kT i 
v D =VT ln +1= ln +1≈ ln D 
D D
I S  q I S  q I S 
Taking the derivative with respect to temperature yields
dv D k i D  kT 1 dI S v D 1 dI S v D −VGO −3VT
= ln − = −VT = V/K
dT q I S  q I S dT T I S dT T
Assuming iD >> IS, IS ∝ ni2, and VGO is the silicon bandgap energy at 0K.
For a typical silicon diode
dv D (0.65−1.12 −0.075)V
= = -1.82 mV/K ≈ - 1.8 mV/°C
dT 300K

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -18


7/1/03 McGraw-Hill
Reverse Bias
External reverse bias adds to the built-in potential of the pn
junction. The shaded regions below illustrate the increase in the
characteristics of the space charge region due to an externally
applied reverse bias, vD.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -19


7/1/03 McGraw-Hill
Reverse Bias (cont.)
External reverse bias also increases the width of the depletion
region since the larger electric field must be supported by
additional charge.
2εs  1 1 
w d =(x n +x p ) =  + φj +v R
q N A N D 
( )
vR
w d =w d 0 1+
φj

2εs  1 1 
where w d 0 =(x n +x p ) =  + φj
q N A N D 

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -20


7/1/03 McGraw-Hill
Reverse Bias Saturation Current
We earlier assumed that reverse saturation current was constant.
Since it results from thermal generation of electron-hole pairs in the
depletion region, it is dependent on the volume of the space charge
region. It can be shown that the reverse saturation gradually
increases with increased reverse bias.

vR
I S =I S 0 1+
φj
IS is approximately constant at IS0 under forward bias.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -21


7/1/03 McGraw-Hill
Reverse Breakdown
Increased reverse bias
eventually results in the diode
entering the breakdown
region, resulting in a sharp
increase in the diode current.
The voltage at which this
occurs is the breakdown
voltage, VZ.

2 V < VZ < 2000 V

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -22


7/1/03 McGraw-Hill
Reverse Breakdown Mechanisms
• Avalanche Breakdown
Si diodes with VZ greater than about 5.6 volts breakdown according to
an avalanche mechanism. As the electric field increases, accelerated
carriers begin to collide with fixed atoms. As the reverse bias
increases, the energy of the accelerated carriers increases, eventually
leading to ionization of the impacted ions. The new carriers also
accelerate and ionize other atoms. This process feeds on itself and
leads to avalanche breakdown.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -23


7/1/03 McGraw-Hill
Reverse Breakdown Mechanisms (cont.)
• Zener Breakdown
Zener breakdown occurs in heavily doped diodes. The heavy doping
results in a very narrow depletion region at the diode junction.
Reverse bias leads to carriers with sufficient energy to tunnel directly
between conduction and valence bands moving across the junction.
Once the tunneling threshold is reached, additional reverse bias leads
to a rapidly increasing reverse current.

• Breakdown Voltage Temperature Coefficient


Temperature coefficient is a quick way to distinguish breakdown
mechanisms. Avalanche breakdown voltage increases with
temperature, zener breakdown decreases with temperature.

For silicon diodes, zero temperature coefficient is achieved at


approximately 5.6 V.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -24


7/1/03 McGraw-Hill
Breakdown Region Diode Model

In breakdown, the diode is


modeled with a voltage source,
VZ, and a series resistance, RZ. RZ
models the slope of the i-v
characteristic.

Diodes designed to operate in


reverse breakdown are called
Zener diodes and use the
indicated symbol.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -25


7/1/03 McGraw-Hill
Reverse Bias Capacitance
Changes in voltage lead to changes in depletion width and charge.
This leads to a capacitance that we can calculate from the charge
voltage dependence.
N N 
Qn =qN D x n A =q A D w d A Coulombs
N A +N D 

dQn C j0A εs
Cj = = F/cm2 where C j 0 =
dv R v wd 0
1+ R
φj

Cj0 is the zero bias junction capacitance per unit area.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -26


7/1/03 McGraw-Hill
Reverse Bias Capacitance (cont.)
Diodes can be designed with hyper-abrupt doping profiles that
optimize the reverse-biased diode as a voltage controlled capacitor.

Circuit symbol for the variable


capacitance diode (varactor)

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -27


7/1/03 McGraw-Hill
Forward Bias Capacitance
In forward bias operation, additional charge is stored in neutral
region near edges of space charge region.
QD = iDτ T Coulombs
τT is called diode transit time and depends on size and type of
diode.
Additional diffusion capacitance, associated with forward region
of operation is proportional to current and becomes quite large at
high currents.
dQD ( iD + I S )τ T iDτ T
Cj = = ≅ F
dvD VT VT

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -28


7/1/03 McGraw-Hill
Schottky Barrier Diode

One semiconductor region of the pn


junction diode is replaced by a non-
ohmic rectifying metal contact.A
Schottky contact is easily added to
Schottky diode turns on at lower
n-type silicon,metal region becomes
voltage than pn junction diode, has
anode. n+ region is added to ensure
significantly reduced internal
that cathode contact is ohmic.
charge storage under forward bias.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -29


7/1/03 McGraw-Hill
Diode Spice Model
Rs is inevitable series resistance of a
real device structure. Current
controlled current source represents
ideal exponential behavior of diode.
Capacitor specification includes
depletion-layer capacitance for
reverse-bias region as well as
diffusion capacitance associated with
junction under forward bias.
Typical default values: Saturation
current= 10 fA, Rs = 0Ω, Transit
time= 0 second

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -30


7/1/03 McGraw-Hill
Diode Layout

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -31


7/1/03 McGraw-Hill
Diode Circuit Analysis: Basics
Loop equation for given circuit is:
V = I D R + VD
This is also called the load line for
the diode. Solution to this equation
can be found by:
• Graphical analysis using load-line
V and R may represent Thevenin
method.
equivalent of a more complex 2-
• Analysis with diode’s
terminal network.Objective of
mathematical model.
diode circuit analysis is to find
• Simplified analysis with ideal
quiescent operating point for
diode model.
diode, consisting of dc current and
• Simplified analysis using constant
voltage that define diode’s i-v
voltage drop model.
characteristic.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -32
7/1/03 McGraw-Hill
Load-Line Analysis (Example)
Problem: Find Q-point
Given data: V=10 V, R=10kΩ.
Analysis: 10 = I D 104 + VD

To define the load line we use,


VD= 0 I D = (10V / 10kΩ) = 1mA
VD= 5 V, ID =0.5 mA

These points and the resulting


load line are plotted.Q-point is
given by intersection of load line
and diode characteristic:

Q-point = (0.95 mA, 0.6 V)

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -33


7/1/03 McGraw-Hill
Analysis using Mathematical Model for
Diode
Problem: Find Q-point for given diode •Make initial guess VD0 .
characteristic. •Evaluate f and its derivative f’ for
Given data: IS =10-13 A, n=1, VT this value of VD.
=0.0025 V
Analysis: 1
VD = VD −
0 ( )
•Calculate new guess for0 VD using
f VD
0
  VD   f ' (VD )
I D = I S exp  − 1 = 10−13 [ exp( 40VD ) − 1]
  nVT   •Repeat steps 2 and 3 till
convergence.
∴10 = 10410−13 [ exp( 40VD ) − 1] + VD
Using a spreadsheet we get :
is load line, given by a transcendental Q-point = ( 0.9426 mA, 0.5742 V)
equation. A numerical answer can be
Since, usually we don’t have accurate
found by using Newton’s iterative
saturation current and significant
method.
f = 10 − 10410−13 [ exp( 40VD ) − 1] − VD tolerances for sources and passive
components, we need answers precise
Jaeger/Blalock up Design
Microelectronic Circuit to only 2or 3 significant
Chapdigits.
3 -34
7/1/03 McGraw-Hill
Analysis using Ideal Model for Diode
If diode is forward-biased, voltage across diode
is zero. If diode is reverse-biased, current
through diode is zero.
vD =0 for iD >0 and vD =0 for vD < 0
Thus diode is assumed to be either on or off.
Analysis is conducted in following steps:
• Select diode model.
• Identify anode and cathode of diode and label
vD and iD.
• Guess diode’s region of operation from
circuit.
• Analyze circuit using diode model appropriate
for assumed operation region.
• Check results to check consistency with
assumptions.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -35
7/1/03 McGraw-Hill
Analysis using Ideal Model for Diode:
Example

Since source is forcing positive current Since source is forcing current


through diode assume diode is on. backward through diode assume diode
(10 − 0) V is off. Hence ID =0 . Loop equation is:
ID = = 1mA
10kΩ 10 + VD + 104 I D = 0
I D ≥ 0 our assumption is right. ∴VD = −10V our assumption is right.
Q-point is(1 mA, 0V) Q-point is (0, -10 V)

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -36


7/1/03 McGraw-Hill
Analysis using Constant Voltage Drop
Model for Diode
Analysis:

Since 10V source is forcing positive current


through diode assume diode is on.
(10 − Von )V
ID =
10kΩ
(10 − 0.6)V
vD = Von for iD >0 and = = 0.94 mA
vD = 0 for vD < Von. 10kΩ

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -37


7/1/03 McGraw-Hill
Two-Diode Circuit Analysis

Analysis: Ideal diode model is chosen. Since


15V source is forcing positive current through
D1 and D2 and -10V source is forcing positive
current through D2, assume both diodes are on.
Since voltage at node D is zero due to short
circuit of ideal diode D1,
(15 − 0) V
I1 = = 1.50mA I D2 = 0 − (−10)V = 2.00mA
10kΩ 5kΩ
I =I +I ∴I = 1.5 − 2 = −0.50mA
1 D1 D2 D1

Q-points are (-0.5 mA, 0 V) and (2.0 mA, 0 V)


But, ID1 <0 is not allowed by diode, so try again.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -38
7/1/03 McGraw-Hill
Two-Diode Circuit Analysis (contd.)

Since current in D1 is zero, ID2 = I1,


15 −10,000I − 5,000I − (−10) = 0
1 D2
25V
∴I = = 1.67mA
1 15,000Ω
V = 15 −10,000I = 15 −16.7 = −1.67V
D1 1
Analysis: Since current in
D2 but that in D1 is invalid,
the second guess is D1 off Q-points are D1 : (0 mA, -1.67 V):off
and D2 on. D2 : (1.67 mA, 0 V) :on

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -39


7/1/03 McGraw-Hill
Analysis of Diodes in Reverse
Breakdown Operation
Choose 2 points (0V, -4 mA) and (-5 V, -3
mA) to draw the load line.It intersects with i-
v characteristic at Q-point (-2.9 mA, -5.2 V).
Using piecewise linear model:

I = −I > 0
Z D

20 − 5100I − 5 = 0
Z
(20 − 5)V
I = = 2.94mA
Z 5100Ω
Using load-line analysis:
Since IZ >0 (ID <0), solution is consistent
− 20 =V + 5000I
D D with Zener breakdown assumption.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -40
7/1/03 McGraw-Hill
Voltage Regulator using Zener Diode
V −V (20 − 5)V
I = S Z= = 3mA
S R 5kΩ
V 5V
I = Z= = 1mA
L R 5kΩ
L
I = I − I = 2mA
Z S L
For proper regulation, Zener current must be
positive. If Zener current <0, Zener diode no
longer controls voltage across load resistor
and voltage regulator is said to have
Zener diode keeps voltage “dropped out of regulation”.
across load resistor constant. R =R
For Zener breakdown V   R >
∴I = S −V  1 + 1  > 0 L  VS  min
 

operation, IZ >0. Z R ZR R   −1


 L V 
 Z 

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -41


7/1/03 McGraw-Hill
Voltage Regulator using Zener Diode:
Example (Including Zener Resistance)
V − 20V V − 5V V
Z + L + L =0
5000Ω 100Ω 5000Ω
∴V = 5.19V
L
V − 5V 5.19V − 5V
I = L = = 1.9mA > 0
Problem: Find output voltage and Z 100Ω 100Ω
Zener diode current for Zener diode
regulator.
Given data: VS=20 V, R=5 kΩ, RZ=
0.1 kΩ, VZ=5 V
Analysis: Output voltage is a
function of current through Zener
diode.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -42
7/1/03 McGraw-Hill
Line and Load Regulation
Line regulation characterizes how sensitive output voltage is to input
voltage changes. dV
Line Regulation = L mV/V
dV
S R
For fixed load current, Line regulation = Z
R+R
Z
Load regulation characterizes how sensitive output voltage is to changes
in load current withdrawn from regulator.
dV
Load Regulation = L Ohms
dI
L
For changes in load current, Load regulation = − ( RZ R)
Load regulation is Thevenin equivalent resistance looking back into
regulator from load terminals.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -43
7/1/03 McGraw-Hill
Rectifier Circuits

• Basic rectifier converts an ac voltage to a pulsating dc voltage.


• A filter then eliminates ac components of the waveform to
produce a nearly constant dc voltage output.
• Rectifier circuits are used in virtually all electronic devices to
convert the 120 V-60 Hz ac power line source to the dc voltages
required for operation of the electronic device.
• In rectifier circuits, the diode state changes with time and a
given piecewise linear model is valid only for a certain time
interval.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -44


7/1/03 McGraw-Hill
Half-Wave Rectifier Circuit with
Resistive Load

For positive half-cycle of input, source forces positive current through


diode, diode is on, vo = vs.
During negative half cycle, negative current can’t exist in diode, diode is
off, current in resistor is zero and vo =0 .
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -45
7/1/03 McGraw-Hill
Half-Wave Rectifier Circuit with
Resistive Load (contd.)
Using CVD model, during on state of diode vo
=(VP sinωt)- Von. Output voltage is zero when
diode is off.
Often a step-up or step-down transformer is used
to convert 120 V-60 Hz voltage available from
power line to desired ac voltage level as shown.

Time-varying components in circuit output are


removed using filter capacitor.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -46
7/1/03 McGraw-Hill
Peak Detector Circuit

As input voltage rises, diode is on and


capacitor (initially discharged) charges
up to input voltage minus the diode
voltage drop.
At peak of input, diode current tries to
reverse, diode cuts off, capacitor has no
discharge path and retains constant
voltage providing constant output
voltage
Vdc = VP - Von.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -47


7/1/03 McGraw-Hill
Half-Wave Rectifier Circuit with RC
Load
As input voltage rises during first quarter
cycle, diode is on and capacitor (initially
discharged) charges up to peak value of input
voltage.
At peak of input, diode current tries to
reverse, diode cuts off, capacitor discharges
exponentially through R. Discharge continues
till input voltage exceeds output voltage which
occurs near peak of next cycle. Process then
repeats once every cycle.
This circuit can be used to generate negative
output voltage if the top plate of capacitor is
grounded instead of bottom plate. In this case,
Vdc = -(VP - Von)
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -48
7/1/03 McGraw-Hill
Half-Wave Rectifier Circuit with RC
Load (contd.)
Output voltage is not constant as in ideal peak detector, but has ripple
voltage Vr.
Diode conducts for a short time ∆T called conduction interval during
each cycle and its angular equivalent is called conduction angle θc.
T  ∆T  (VP −Von ) T
Vr ≅ (V −Von ) 1 −  ≅
P RC  T  R C

1 2T (VP −Von ) 1 2Vr


∆T ≅ ω =ω
RC V V
P P

2Vr
θc = ω∆T =
V
P

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -49


7/1/03 McGraw-Hill
Half-Wave Rectifier Analysis: Example
Problem: Find dc output voltage, output current, ripple voltage, conduction
interval, conduction angle.
Given data: secondary voltage Vrms 12.6 (60 Hz), R= 15 Ω, C= 25,000 µF,
Von = 1 V
Analysis: Vdc =VP −Von = (12.6 2 −1)V = 16.8V
V −Von 16.8V
I = P = = 1.12A
dc R 15Ω
(V −Von ) T
Using discharge interval T=1/60 s, Vr ≅ P = 0.747V
R C
2Vr
θc = ω∆T = = 0.290rad = 16.60
V
P
θ θ
∆T = ωc = c = 0.29 = 0.769ms
2πf 120π

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -50


7/1/03 McGraw-Hill
Peak Diode Current
In rectifiers, nonzero current exists in
diode for only a very small fraction of
period T, yet an almost constant dc
current flows out of filter capacitor to
load.
Total charge lost from capacitor in each
cycle is replenished by diode during
short conduction interval causing high
peak diode currents. If repetitive
current pulse is modeled as triangle of
height IP and width ∆T,
I = I 2T = 48.6A
P dc ∆T
using values from previous example.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -51
7/1/03 McGraw-Hill
Surge Current
Besides peak diode currents, when power supply is turned on, there is an
even larger current through diode called surge current.
During first quarter cycle, current through diode is approximately
 d 
i (t ) = ic (t ) ≅ C  V sinωt  = ωCV cosωt

d  dt P



P
Peak values of this initial surge current occurs at t = 0+:
I = ωCV = 168A
SC P
using values from previous example.

Actual values of surge current won’t be as large as predicted because of


neglected series resistance associated with rectifier diode as well as
transformer.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -52
7/1/03 McGraw-Hill
Peak Inverse Voltage Rating

Peak inverse voltage (PIV) rating of the


rectifier diode gives the breakdown
voltage.
When diode is off, reverse-bias across
diode is Vdc - vs. When vs reaches
negative peak,
PIV ≥V − vsmin =V −Von − (−V ) ≅ 2V
dc P P P

PIV value corresponds to minimum


value of Zener breakdown voltage for
rectifier diode.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -53


7/1/03 McGraw-Hill
Diode Power Dissipation
Average power dissipation in diode is given by
1T 1T I ∆T
P = ∫ v (t )i (t )dt = ∫Voni (t )dt =Von P
D T D D T D 2 T
0 0
≅Von I
dc
The simplification is done by assuming the triangular approximation of
diode current and that voltage across diode is constant at Vdc.
Average power dissipation in the diode series resistance is given by
1T 2 1 4
P = ∫ i (t )R dt = I 2R ∆T = T I 2R
D T D S 3 P S T 3 ∆T dc S
0

This power dissipation can be reduced by minimizing peak current


through use of minimum required size of filter capacitor or using full-
wave rectifiers.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -54
7/1/03 McGraw-Hill
Full-Wave Rectifiers

Full-wave rectifiers cut capacitor discharge


time in half and require half the filter
capacitance to achieve given ripple voltage.
All specifications are same as for half-wave
rectifiers.
Reversing polarity of diodes gives a full-
wave rectifier with negative output voltage.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -55
7/1/03 McGraw-Hill
Full-Wave Bridge Rectification

Requirement for a center-tapped


transformer in the full-wave
rectifier is eliminated through use
of 2 extra diodes.All other
specifications are same as for a
half-wave rectifier except
PIV=VP.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -56


7/1/03 McGraw-Hill
Rectifier Topology Comparison

• Filter capacitor is a major factor in determining cost, size and weight


in design of rectifiers.
• For given ripple voltage, full-wave rectifier requires half the filter
capacitance as that in half-wave rectifier. Reduced peak current can
reduce heat dissipation in diodes. Benefits of full-wave rectification
outweigh increased expenses and circuit complexity (a extra diode and
center-tapped transformer).
• Bridge rectifier eliminates center-tapped transformer, PIV rating of
diodes is reduced. Cost of extra diodes is negligible.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -57


7/1/03 McGraw-Hill
Rectifier Design Analysis
Problem: Design rectifier with given specifications.
Given data: Vdc =15 V, Vr < 0.15 V, Idc = 2 A
Analysis: Use full-wave bridge rectifier that needs smaller value of filter
capacitance, smaller diode PIV rating and no center-tapped transformer.
V V + 2Von 15 + 2
V= P = dc = V =12Vrms
2 2 2
 
T / 2 
  1  1 
C=I  = 2A 
 s 
  = 0.111F
dc V 

  120  0.15V 
r 

1 2Vr 1 2(0.15V)
∆T = = = 0.352ms
ω V 120π 17V
P
1/60 s
 2  T 
I =I     = 2A   = 94.7A I surge= ωCVP = 120π (0.111)(17) = 711A
P dc  ∆T  2  0.352ms
PIV =V = 17V
P
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -58
7/1/03 McGraw-Hill
Three-terminal IC Voltage Regulators

• Uses feedback with high-gain amplifier to reduce ripple voltage at


output.Bypass capacitors provide low-impedance path for high-frequency
signals to ensure proper operation of regulator.
• Provides excellent line and load regulation, maintaining constant voltage
even if output current changes by many orders of magnitude.
• Main design constraint is VREG which must not fall below a minimum
specified “dropout” voltage (a few volts).
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -59
7/1/03 McGraw-Hill
DC-to-DC converters: Boost Converter

When switch is closed, diode is off:


Ton V V
+
i (Ton ) = i (0 ) + ∫ S +
dt = i (0 ) + S Ton
L L L L L
0
When switch is open, diode is on:
i (T ) = i (0+ ) Vs
L L ∴Vo =
V V −Vo 1− δ
+
i (T ) = i (0 ) + Ton + S
S T
L L L L off where δ = Ton/T is duty cycle
Since 0<δ<1, Vo > VS.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -60


7/1/03 McGraw-Hill
DC-to-DC converters: Boost Converter
(contd.)
V Vo −V
S
Ripple current is given by I r = Ton or I r = ST
L L off
V V T  T  V
∴L = S Ton = S  on  = S δ
Ir I r  T  I r f
In ideal converter, power delivered to input of converter is same as power
delivered to load resistor. Vo Io
T
V I =Vo Io or I = I = I =
S S S oV o
T 1− δ
S off
Ripple voltage is given as
Io VoTon VoT  Ton  VoT
Vr ≈ Ton = =  = δ
C RC RC  T  RC
 

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -61


7/1/03 McGraw-Hill
DC-to-DC converters: Buck Converter

When switch is closed, diode is off:


Ton V −V V −Vo
+
i (Ton ) = i (0 ) + ∫ S o +
dt = i (0 ) + S Ton
L L L L L
0
i (T ) = i (0+ )
L L
When switch is open, diode is on:
T
∴Vo = Vs on = Vsδ
V −Vo T
V
i (T ) = i (0+ ) + S Ton − o T
L L L L off where δ is switch duty cycle
Since 0<δ<1, Vo < VS.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -62


7/1/03 McGraw-Hill
DC-to-DC converters: Buck Converter
(contd.)
Vo V −V o
Ripple current is given by r I = T or I r = S Ton
L off L
VoT  Toff  Vo
 
Vo
∴L = T =  = δ
Ir off I r  T  I r f
 

In ideal converter, power delivered to input of converter is same as power


delivered to load resistor. ∴I = I Vo = I Ton = I δ
S oV o o
T
Ripple voltage is given as S
Ton + (T / 2)  I  Ton + T
 
 I rT
1 off ∆Q 1  r  off
Vr = ∫ ir dt = ∆ Q =  
 
 =
C C 2  2 
  2  8
Ton / 2 


I rT Vo T 2
C= = (1− δ )
8Vr Vr 8L

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -63


7/1/03 McGraw-Hill
Clamping or DC-Restoring Circuit

After the initial transient lasting


less than one cycle in both
circuits, output waveform is an
undistorted replica of input.
Both waveforms are clamped to
zero. Their dc levels are said to
be restored by the clamping
circuit.
Clamping level can also be
shifted away from zero by
adding a voltage source in series
with diode.

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -64


7/1/03 McGraw-Hill
Clipping or Limiting Circuits

Clipping circuits have dc path between input and


output, whereas clamping circuits use capacitive
coupling between input and output.
The voltage transfer characteristic shows that
gain is unity for vI < VC, and gain is zero for vI >
VC.
A second clipping level can also be set as shown
or diodes can be used to control circuit gain by
switching resistors in and out of circuits.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -65
7/1/03 McGraw-Hill
Dynamic Switching Behavior of Diode

Non-linear depletion-layer capacitance


of diode prevents voltage from changing
instantaneously and determines turn-on
and recovery times. Both forward and
reverse current overshoot final value
when diode switches on and off as

shown. Storage time is given by:  I 
τ =τ ln 1− F 
S T  I 
 R

Jaeger/Blalock Microelectronic Circuit Design Chap 3 -66


7/1/03 McGraw-Hill
Photo Diodes and Photodetectors
If depletion region of pn junction diode is illuminated with
light with sufficiently high frequency, photons can provide
enough energy to cause electrons to jump the
semiconductor bandgap to generate electron-hole pairs:
hc
E = hυ = ≥ E
P λ G
h =Planck’s constant= 6.626e-34 J.s
υ = frequency of optical illumination
λ = wavelength of optical illumination
c =velocity of light=3e+8m/s
Photon-generated current can be used in photodetector
circuits to generate output voltage
vo = i R
PH
Diode is reverse-biased to enhance depletion-region width
and electric field.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -67
7/1/03 McGraw-Hill
Solar Cells and Light-Emitting Diodes
In solar cell applications, optical
illumination is constant, dc current IPH is
generated. Aim is to extract power from
cell, i-v characteristics are plotted in terms
of cell current and cell voltage. For solar
cell to supply power to external circuit,
ICVC product must be positive and cell
should be operated near point of maximum
output power Pmax.
Light-Emitting Diodes use recombination
process in forward-biased pn junction
diode. When a hole and electron
recombine, energy equal to bandgap of
semiconductor is released as a photon.
Jaeger/Blalock Microelectronic Circuit Design Chap 3 -68
7/1/03 McGraw-Hill

S-ar putea să vă placă și